2022-07-03 23:54:01 +02:00
|
|
|
#![macro_use]
|
2022-07-10 06:47:08 +02:00
|
|
|
use core::future::Future;
|
|
|
|
use core::pin::Pin as FuturePin;
|
|
|
|
use core::task::{Context, Poll};
|
2021-03-29 04:11:32 +02:00
|
|
|
|
2023-07-28 13:23:22 +02:00
|
|
|
use embassy_hal_internal::{impl_peripheral, into_ref, PeripheralRef};
|
2022-08-22 21:46:09 +02:00
|
|
|
use embassy_sync::waitqueue::AtomicWaker;
|
2022-06-12 22:15:44 +02:00
|
|
|
|
2023-06-08 16:08:40 +02:00
|
|
|
use crate::interrupt::InterruptExt;
|
2021-06-25 03:38:03 +02:00
|
|
|
use crate::pac::common::{Reg, RW};
|
2021-03-29 04:11:32 +02:00
|
|
|
use crate::pac::SIO;
|
2023-05-02 08:34:36 +02:00
|
|
|
use crate::{interrupt, pac, peripherals, Peripheral, RegExt};
|
2022-07-10 06:47:08 +02:00
|
|
|
|
|
|
|
const PIN_COUNT: usize = 30;
|
|
|
|
const NEW_AW: AtomicWaker = AtomicWaker::new();
|
|
|
|
static INTERRUPT_WAKERS: [AtomicWaker; PIN_COUNT] = [NEW_AW; PIN_COUNT];
|
2021-03-29 04:11:32 +02:00
|
|
|
|
|
|
|
/// Represents a digital input or output level.
|
2023-02-13 18:29:35 +01:00
|
|
|
#[derive(Debug, Eq, PartialEq, Clone, Copy)]
|
2021-03-29 04:11:32 +02:00
|
|
|
pub enum Level {
|
|
|
|
Low,
|
|
|
|
High,
|
|
|
|
}
|
|
|
|
|
2022-07-13 01:22:46 +02:00
|
|
|
impl From<bool> for Level {
|
|
|
|
fn from(val: bool) -> Self {
|
|
|
|
match val {
|
|
|
|
true => Self::High,
|
|
|
|
false => Self::Low,
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2023-06-05 02:30:34 +02:00
|
|
|
impl From<Level> for bool {
|
|
|
|
fn from(level: Level) -> bool {
|
|
|
|
match level {
|
2022-07-13 01:22:46 +02:00
|
|
|
Level::Low => false,
|
|
|
|
Level::High => true,
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2021-03-29 04:11:32 +02:00
|
|
|
/// Represents a pull setting for an input.
|
2023-07-05 20:05:34 +02:00
|
|
|
#[derive(Debug, Clone, Copy, Eq, PartialEq)]
|
2021-03-29 04:11:32 +02:00
|
|
|
pub enum Pull {
|
|
|
|
None,
|
|
|
|
Up,
|
|
|
|
Down,
|
|
|
|
}
|
|
|
|
|
2022-07-27 22:45:46 +02:00
|
|
|
/// Drive strength of an output
|
|
|
|
#[derive(Debug, Eq, PartialEq)]
|
|
|
|
pub enum Drive {
|
|
|
|
_2mA,
|
|
|
|
_4mA,
|
|
|
|
_8mA,
|
|
|
|
_12mA,
|
|
|
|
}
|
|
|
|
/// Slew rate of an output
|
|
|
|
#[derive(Debug, Eq, PartialEq)]
|
|
|
|
pub enum SlewRate {
|
|
|
|
Fast,
|
|
|
|
Slow,
|
|
|
|
}
|
|
|
|
|
2021-03-29 04:11:32 +02:00
|
|
|
/// A GPIO bank with up to 32 pins.
|
|
|
|
#[derive(Debug, Eq, PartialEq)]
|
|
|
|
pub enum Bank {
|
|
|
|
Bank0 = 0,
|
|
|
|
Qspi = 1,
|
|
|
|
}
|
|
|
|
|
|
|
|
pub struct Input<'d, T: Pin> {
|
2022-07-09 02:12:17 +02:00
|
|
|
pin: Flex<'d, T>,
|
2021-03-29 04:11:32 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
impl<'d, T: Pin> Input<'d, T> {
|
2022-07-13 01:22:46 +02:00
|
|
|
#[inline]
|
2022-07-23 14:00:19 +02:00
|
|
|
pub fn new(pin: impl Peripheral<P = T> + 'd, pull: Pull) -> Self {
|
2022-07-09 02:12:17 +02:00
|
|
|
let mut pin = Flex::new(pin);
|
|
|
|
pin.set_as_input();
|
|
|
|
pin.set_pull(pull);
|
|
|
|
Self { pin }
|
2021-03-29 04:11:32 +02:00
|
|
|
}
|
2021-06-25 06:20:45 +02:00
|
|
|
|
2022-07-13 01:22:46 +02:00
|
|
|
#[inline]
|
2021-06-25 06:20:45 +02:00
|
|
|
pub fn is_high(&self) -> bool {
|
2022-07-09 02:12:17 +02:00
|
|
|
self.pin.is_high()
|
2021-06-25 06:20:45 +02:00
|
|
|
}
|
|
|
|
|
2022-07-13 01:22:46 +02:00
|
|
|
#[inline]
|
2021-06-25 06:20:45 +02:00
|
|
|
pub fn is_low(&self) -> bool {
|
2022-07-09 02:12:17 +02:00
|
|
|
self.pin.is_low()
|
2021-03-29 04:11:32 +02:00
|
|
|
}
|
2022-07-13 01:22:46 +02:00
|
|
|
|
|
|
|
/// Returns current pin level
|
|
|
|
#[inline]
|
|
|
|
pub fn get_level(&self) -> Level {
|
2022-07-13 01:45:37 +02:00
|
|
|
self.pin.get_level()
|
2022-07-13 01:22:46 +02:00
|
|
|
}
|
2022-07-10 06:47:08 +02:00
|
|
|
|
2022-07-22 07:09:26 +02:00
|
|
|
#[inline]
|
2022-08-07 23:25:50 +02:00
|
|
|
pub async fn wait_for_high(&mut self) {
|
2022-07-10 06:47:08 +02:00
|
|
|
self.pin.wait_for_high().await;
|
|
|
|
}
|
|
|
|
|
2022-07-22 07:09:26 +02:00
|
|
|
#[inline]
|
2022-08-07 23:25:50 +02:00
|
|
|
pub async fn wait_for_low(&mut self) {
|
2022-07-10 06:47:08 +02:00
|
|
|
self.pin.wait_for_low().await;
|
|
|
|
}
|
|
|
|
|
2022-07-22 07:09:26 +02:00
|
|
|
#[inline]
|
2022-08-07 23:25:50 +02:00
|
|
|
pub async fn wait_for_rising_edge(&mut self) {
|
2022-07-10 06:47:08 +02:00
|
|
|
self.pin.wait_for_rising_edge().await;
|
|
|
|
}
|
|
|
|
|
2022-07-22 07:09:26 +02:00
|
|
|
#[inline]
|
2022-08-07 23:25:50 +02:00
|
|
|
pub async fn wait_for_falling_edge(&mut self) {
|
2022-07-10 06:47:08 +02:00
|
|
|
self.pin.wait_for_falling_edge().await;
|
|
|
|
}
|
|
|
|
|
2022-07-22 07:09:26 +02:00
|
|
|
#[inline]
|
2022-08-07 23:25:50 +02:00
|
|
|
pub async fn wait_for_any_edge(&mut self) {
|
2022-07-10 06:47:08 +02:00
|
|
|
self.pin.wait_for_any_edge().await;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/// Interrupt trigger levels.
|
|
|
|
#[derive(Debug, Eq, PartialEq, Copy, Clone)]
|
|
|
|
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
|
|
|
pub enum InterruptTrigger {
|
|
|
|
LevelLow,
|
|
|
|
LevelHigh,
|
|
|
|
EdgeLow,
|
|
|
|
EdgeHigh,
|
|
|
|
AnyEdge,
|
|
|
|
}
|
|
|
|
|
2023-05-02 08:39:05 +02:00
|
|
|
pub(crate) unsafe fn init() {
|
2023-06-08 16:08:40 +02:00
|
|
|
interrupt::IO_IRQ_BANK0.disable();
|
|
|
|
interrupt::IO_IRQ_BANK0.set_priority(interrupt::Priority::P3);
|
|
|
|
interrupt::IO_IRQ_BANK0.enable();
|
2023-05-02 08:39:05 +02:00
|
|
|
}
|
|
|
|
|
2023-06-08 18:00:19 +02:00
|
|
|
#[cfg(feature = "rt")]
|
2022-07-10 06:47:08 +02:00
|
|
|
#[interrupt]
|
2023-06-16 01:32:18 +02:00
|
|
|
fn IO_IRQ_BANK0() {
|
2022-07-10 06:47:08 +02:00
|
|
|
let cpu = SIO.cpuid().read() as usize;
|
|
|
|
// There are two sets of interrupt registers, one for cpu0 and one for cpu1
|
|
|
|
// and here we are selecting the set that belongs to the currently executing
|
|
|
|
// cpu.
|
|
|
|
let proc_intx: pac::io::Int = pac::IO_BANK0.int_proc(cpu);
|
|
|
|
for pin in 0..PIN_COUNT {
|
|
|
|
// There are 4 raw interrupt status registers, PROCx_INTS0, PROCx_INTS1,
|
|
|
|
// PROCx_INTS2, and PROCx_INTS3, and we are selecting the one that the
|
|
|
|
// current pin belongs to.
|
|
|
|
let intsx = proc_intx.ints(pin / 8);
|
|
|
|
// The status register is divided into groups of four, one group for
|
|
|
|
// each pin. Each group consists of four trigger levels LEVEL_LOW,
|
|
|
|
// LEVEL_HIGH, EDGE_LOW, and EDGE_HIGH for each pin.
|
|
|
|
let pin_group = (pin % 8) as usize;
|
|
|
|
let event = (intsx.read().0 >> pin_group * 4) & 0xf as u32;
|
|
|
|
|
2023-05-02 08:29:32 +02:00
|
|
|
// no more than one event can be awaited per pin at any given time, so
|
|
|
|
// we can just clear all interrupt enables for that pin without having
|
|
|
|
// to check which event was signalled.
|
|
|
|
if event != 0 {
|
2023-05-02 08:34:36 +02:00
|
|
|
proc_intx.inte(pin / 8).write_clear(|w| {
|
|
|
|
w.set_edge_high(pin_group, true);
|
|
|
|
w.set_edge_low(pin_group, true);
|
|
|
|
w.set_level_high(pin_group, true);
|
|
|
|
w.set_level_low(pin_group, true);
|
2022-07-10 06:47:08 +02:00
|
|
|
});
|
|
|
|
INTERRUPT_WAKERS[pin as usize].wake();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2023-02-24 20:01:41 +01:00
|
|
|
#[must_use = "futures do nothing unless you `.await` or poll them"]
|
2022-07-10 06:47:08 +02:00
|
|
|
struct InputFuture<'a, T: Pin> {
|
2022-07-23 14:00:19 +02:00
|
|
|
pin: PeripheralRef<'a, T>,
|
2022-07-10 06:47:08 +02:00
|
|
|
level: InterruptTrigger,
|
|
|
|
}
|
|
|
|
|
|
|
|
impl<'d, T: Pin> InputFuture<'d, T> {
|
2022-07-23 14:00:19 +02:00
|
|
|
pub fn new(pin: impl Peripheral<P = T> + 'd, level: InterruptTrigger) -> Self {
|
|
|
|
into_ref!(pin);
|
2023-06-16 01:32:18 +02:00
|
|
|
let pin_group = (pin.pin() % 8) as usize;
|
|
|
|
// first, clear the INTR register bits. without this INTR will still
|
|
|
|
// contain reports of previous edges, causing the IRQ to fire early
|
|
|
|
// on stale state. clearing these means that we can only detect edges
|
|
|
|
// that occur *after* the clear happened, but since both this and the
|
|
|
|
// alternative are fundamentally racy it's probably fine.
|
|
|
|
// (the alternative being checking the current level and waiting for
|
|
|
|
// its inverse, but that requires reading the current level and thus
|
|
|
|
// missing anything that happened before the level was read.)
|
|
|
|
pac::IO_BANK0.intr(pin.pin() as usize / 8).write(|w| {
|
|
|
|
w.set_edge_high(pin_group, true);
|
|
|
|
w.set_edge_low(pin_group, true);
|
|
|
|
});
|
|
|
|
|
|
|
|
// Each INTR register is divided into 8 groups, one group for each
|
|
|
|
// pin, and each group consists of LEVEL_LOW, LEVEL_HIGH, EDGE_LOW,
|
|
|
|
// and EGDE_HIGH.
|
|
|
|
pin.int_proc()
|
|
|
|
.inte((pin.pin() / 8) as usize)
|
|
|
|
.write_set(|w| match level {
|
|
|
|
InterruptTrigger::LevelHigh => {
|
|
|
|
trace!("InputFuture::new enable LevelHigh for pin {}", pin.pin());
|
|
|
|
w.set_level_high(pin_group, true);
|
|
|
|
}
|
|
|
|
InterruptTrigger::LevelLow => {
|
|
|
|
w.set_level_low(pin_group, true);
|
|
|
|
}
|
|
|
|
InterruptTrigger::EdgeHigh => {
|
|
|
|
w.set_edge_high(pin_group, true);
|
|
|
|
}
|
|
|
|
InterruptTrigger::EdgeLow => {
|
|
|
|
w.set_edge_low(pin_group, true);
|
|
|
|
}
|
|
|
|
InterruptTrigger::AnyEdge => {
|
|
|
|
w.set_edge_high(pin_group, true);
|
|
|
|
w.set_edge_low(pin_group, true);
|
|
|
|
}
|
2023-05-02 08:29:32 +02:00
|
|
|
});
|
|
|
|
|
2022-07-03 23:54:01 +02:00
|
|
|
Self { pin, level }
|
2022-07-10 06:47:08 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
impl<'d, T: Pin> Future for InputFuture<'d, T> {
|
|
|
|
type Output = ();
|
|
|
|
|
|
|
|
fn poll(self: FuturePin<&mut Self>, cx: &mut Context<'_>) -> Poll<Self::Output> {
|
|
|
|
// We need to register/re-register the waker for each poll because any
|
|
|
|
// calls to wake will deregister the waker.
|
|
|
|
INTERRUPT_WAKERS[self.pin.pin() as usize].register(cx.waker());
|
|
|
|
|
|
|
|
// self.int_proc() will get the register offset for the current cpu,
|
|
|
|
// then we want to access the interrupt enable register for our
|
|
|
|
// pin (there are 4 of these PROC0_INTE0, PROC0_INTE1, PROC0_INTE2, and
|
|
|
|
// PROC0_INTE3 per cpu).
|
2023-06-16 01:32:18 +02:00
|
|
|
let inte: pac::io::regs::Int = self.pin.int_proc().inte((self.pin.pin() / 8) as usize).read();
|
2022-07-10 06:47:08 +02:00
|
|
|
// The register is divided into groups of four, one group for
|
|
|
|
// each pin. Each group consists of four trigger levels LEVEL_LOW,
|
|
|
|
// LEVEL_HIGH, EDGE_LOW, and EDGE_HIGH for each pin.
|
|
|
|
let pin_group = (self.pin.pin() % 8) as usize;
|
|
|
|
|
2023-05-02 08:29:32 +02:00
|
|
|
// since the interrupt handler clears all INTE flags we'll check that
|
|
|
|
// all have been cleared and unconditionally return Ready(()) if so.
|
|
|
|
// we don't need further handshaking since only a single event wait
|
|
|
|
// is possible for any given pin at any given time.
|
|
|
|
if !inte.edge_high(pin_group)
|
|
|
|
&& !inte.edge_low(pin_group)
|
|
|
|
&& !inte.level_high(pin_group)
|
|
|
|
&& !inte.level_low(pin_group)
|
|
|
|
{
|
|
|
|
trace!(
|
|
|
|
"{:?} for pin {} was cleared, return Poll::Ready",
|
|
|
|
self.level,
|
|
|
|
self.pin.pin()
|
|
|
|
);
|
|
|
|
return Poll::Ready(());
|
2022-07-10 06:47:08 +02:00
|
|
|
}
|
2023-03-02 19:59:52 +01:00
|
|
|
trace!("InputFuture::poll return Poll::Pending");
|
2022-07-10 06:47:08 +02:00
|
|
|
Poll::Pending
|
|
|
|
}
|
2021-03-29 04:11:32 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
pub struct Output<'d, T: Pin> {
|
2022-07-09 02:12:17 +02:00
|
|
|
pin: Flex<'d, T>,
|
2021-03-29 04:11:32 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
impl<'d, T: Pin> Output<'d, T> {
|
2022-07-09 02:12:17 +02:00
|
|
|
#[inline]
|
2022-07-23 14:00:19 +02:00
|
|
|
pub fn new(pin: impl Peripheral<P = T> + 'd, initial_output: Level) -> Self {
|
2022-07-09 02:12:17 +02:00
|
|
|
let mut pin = Flex::new(pin);
|
|
|
|
match initial_output {
|
|
|
|
Level::High => pin.set_high(),
|
|
|
|
Level::Low => pin.set_low(),
|
2021-03-29 04:11:32 +02:00
|
|
|
}
|
|
|
|
|
2022-07-09 02:12:17 +02:00
|
|
|
pin.set_as_output();
|
|
|
|
Self { pin }
|
2021-03-29 04:11:32 +02:00
|
|
|
}
|
2021-06-25 06:20:45 +02:00
|
|
|
|
|
|
|
/// Set the output as high.
|
2022-07-09 02:12:17 +02:00
|
|
|
#[inline]
|
2021-06-25 06:20:45 +02:00
|
|
|
pub fn set_high(&mut self) {
|
2022-07-09 02:12:17 +02:00
|
|
|
self.pin.set_high()
|
2021-06-25 06:20:45 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/// Set the output as low.
|
2022-07-09 02:12:17 +02:00
|
|
|
#[inline]
|
2021-06-25 06:20:45 +02:00
|
|
|
pub fn set_low(&mut self) {
|
2022-07-09 02:12:17 +02:00
|
|
|
self.pin.set_low()
|
2021-06-25 06:20:45 +02:00
|
|
|
}
|
|
|
|
|
2022-07-13 01:22:46 +02:00
|
|
|
/// Set the output level.
|
|
|
|
#[inline]
|
|
|
|
pub fn set_level(&mut self, level: Level) {
|
2022-07-13 01:45:37 +02:00
|
|
|
self.pin.set_level(level)
|
2022-07-13 01:22:46 +02:00
|
|
|
}
|
|
|
|
|
2021-06-25 06:20:45 +02:00
|
|
|
/// Is the output pin set as high?
|
2022-07-09 02:12:17 +02:00
|
|
|
#[inline]
|
2021-06-25 06:20:45 +02:00
|
|
|
pub fn is_set_high(&self) -> bool {
|
2022-07-09 02:12:17 +02:00
|
|
|
self.pin.is_set_high()
|
2021-06-25 06:20:45 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/// Is the output pin set as low?
|
2022-07-09 02:12:17 +02:00
|
|
|
#[inline]
|
2021-06-25 06:20:45 +02:00
|
|
|
pub fn is_set_low(&self) -> bool {
|
2022-07-09 02:12:17 +02:00
|
|
|
self.pin.is_set_low()
|
2021-06-25 06:20:45 +02:00
|
|
|
}
|
2022-05-19 05:33:42 +02:00
|
|
|
|
2022-07-13 01:22:46 +02:00
|
|
|
/// What level output is set to
|
|
|
|
#[inline]
|
2022-07-13 01:25:09 +02:00
|
|
|
pub fn get_output_level(&self) -> Level {
|
2022-07-13 01:45:37 +02:00
|
|
|
self.pin.get_output_level()
|
2022-07-13 01:22:46 +02:00
|
|
|
}
|
|
|
|
|
2022-05-19 05:33:42 +02:00
|
|
|
/// Toggle pin output
|
|
|
|
#[inline]
|
|
|
|
pub fn toggle(&mut self) {
|
2022-07-09 02:12:17 +02:00
|
|
|
self.pin.toggle()
|
2022-05-19 05:33:42 +02:00
|
|
|
}
|
2021-03-29 04:11:32 +02:00
|
|
|
}
|
|
|
|
|
2022-07-09 02:12:17 +02:00
|
|
|
/// GPIO output open-drain.
|
|
|
|
pub struct OutputOpenDrain<'d, T: Pin> {
|
|
|
|
pin: Flex<'d, T>,
|
|
|
|
}
|
|
|
|
|
|
|
|
impl<'d, T: Pin> OutputOpenDrain<'d, T> {
|
|
|
|
#[inline]
|
2022-07-23 14:00:19 +02:00
|
|
|
pub fn new(pin: impl Peripheral<P = T> + 'd, initial_output: Level) -> Self {
|
2022-07-09 02:12:17 +02:00
|
|
|
let mut pin = Flex::new(pin);
|
|
|
|
pin.set_low();
|
|
|
|
match initial_output {
|
|
|
|
Level::High => pin.set_as_input(),
|
|
|
|
Level::Low => pin.set_as_output(),
|
|
|
|
}
|
|
|
|
Self { pin }
|
|
|
|
}
|
|
|
|
|
|
|
|
/// Set the output as high.
|
|
|
|
#[inline]
|
|
|
|
pub fn set_high(&mut self) {
|
|
|
|
// For Open Drain High, disable the output pin.
|
|
|
|
self.pin.set_as_input()
|
|
|
|
}
|
|
|
|
|
|
|
|
/// Set the output as low.
|
|
|
|
#[inline]
|
|
|
|
pub fn set_low(&mut self) {
|
|
|
|
// For Open Drain Low, enable the output pin.
|
|
|
|
self.pin.set_as_output()
|
|
|
|
}
|
|
|
|
|
2022-07-13 01:22:46 +02:00
|
|
|
/// Set the output level.
|
|
|
|
#[inline]
|
|
|
|
pub fn set_level(&mut self, level: Level) {
|
|
|
|
match level {
|
|
|
|
Level::Low => self.set_low(),
|
|
|
|
Level::High => self.set_high(),
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2022-07-09 02:12:17 +02:00
|
|
|
/// Is the output level high?
|
|
|
|
#[inline]
|
|
|
|
pub fn is_set_high(&self) -> bool {
|
|
|
|
!self.is_set_low()
|
|
|
|
}
|
|
|
|
|
|
|
|
/// Is the output level low?
|
|
|
|
#[inline]
|
|
|
|
pub fn is_set_low(&self) -> bool {
|
|
|
|
self.pin.is_set_as_output()
|
|
|
|
}
|
|
|
|
|
2022-07-13 01:22:46 +02:00
|
|
|
/// What level output is set to
|
|
|
|
#[inline]
|
2022-07-13 01:25:09 +02:00
|
|
|
pub fn get_output_level(&self) -> Level {
|
2022-07-13 01:22:46 +02:00
|
|
|
self.is_set_high().into()
|
|
|
|
}
|
|
|
|
|
2022-07-09 02:12:17 +02:00
|
|
|
/// Toggle pin output
|
|
|
|
#[inline]
|
|
|
|
pub fn toggle(&mut self) {
|
|
|
|
self.pin.toggle_set_as_output()
|
2021-03-29 04:11:32 +02:00
|
|
|
}
|
2022-12-06 19:54:39 +01:00
|
|
|
|
|
|
|
#[inline]
|
|
|
|
pub fn is_high(&self) -> bool {
|
|
|
|
self.pin.is_high()
|
|
|
|
}
|
|
|
|
|
|
|
|
#[inline]
|
|
|
|
pub fn is_low(&self) -> bool {
|
|
|
|
self.pin.is_low()
|
|
|
|
}
|
2023-04-09 10:15:57 +02:00
|
|
|
|
|
|
|
/// Returns current pin level
|
|
|
|
#[inline]
|
|
|
|
pub fn get_level(&self) -> Level {
|
|
|
|
self.is_high().into()
|
|
|
|
}
|
|
|
|
|
|
|
|
#[inline]
|
|
|
|
pub async fn wait_for_high(&mut self) {
|
|
|
|
self.pin.wait_for_high().await;
|
|
|
|
}
|
|
|
|
|
|
|
|
#[inline]
|
|
|
|
pub async fn wait_for_low(&mut self) {
|
|
|
|
self.pin.wait_for_low().await;
|
|
|
|
}
|
|
|
|
|
|
|
|
#[inline]
|
|
|
|
pub async fn wait_for_rising_edge(&mut self) {
|
|
|
|
self.pin.wait_for_rising_edge().await;
|
|
|
|
}
|
|
|
|
|
|
|
|
#[inline]
|
|
|
|
pub async fn wait_for_falling_edge(&mut self) {
|
|
|
|
self.pin.wait_for_falling_edge().await;
|
|
|
|
}
|
|
|
|
|
|
|
|
#[inline]
|
|
|
|
pub async fn wait_for_any_edge(&mut self) {
|
|
|
|
self.pin.wait_for_any_edge().await;
|
|
|
|
}
|
2021-03-29 04:11:32 +02:00
|
|
|
}
|
|
|
|
|
2022-07-09 02:12:17 +02:00
|
|
|
/// GPIO flexible pin.
|
|
|
|
///
|
|
|
|
/// This pin can be either an input or output pin. The output level register bit will remain
|
|
|
|
/// set while not in output mode, so the pin's level will be 'remembered' when it is not in output
|
|
|
|
/// mode.
|
|
|
|
pub struct Flex<'d, T: Pin> {
|
2022-07-23 14:00:19 +02:00
|
|
|
pin: PeripheralRef<'d, T>,
|
2022-05-13 15:19:03 +02:00
|
|
|
}
|
|
|
|
|
2022-07-09 02:12:17 +02:00
|
|
|
impl<'d, T: Pin> Flex<'d, T> {
|
2022-05-13 15:19:03 +02:00
|
|
|
#[inline]
|
2022-07-23 14:00:19 +02:00
|
|
|
pub fn new(pin: impl Peripheral<P = T> + 'd) -> Self {
|
|
|
|
into_ref!(pin);
|
2022-05-13 15:19:03 +02:00
|
|
|
|
2023-06-16 01:32:18 +02:00
|
|
|
pin.pad_ctrl().write(|w| {
|
|
|
|
w.set_ie(true);
|
|
|
|
});
|
2022-07-09 02:12:17 +02:00
|
|
|
|
2023-06-16 01:32:18 +02:00
|
|
|
pin.io().ctrl().write(|w| {
|
2023-06-29 02:08:55 +02:00
|
|
|
w.set_funcsel(pac::io::vals::Gpio0ctrlFuncsel::SIO_0 as _);
|
2023-06-16 01:32:18 +02:00
|
|
|
});
|
2022-05-13 15:19:03 +02:00
|
|
|
|
2022-07-03 23:54:01 +02:00
|
|
|
Self { pin }
|
2022-05-13 15:19:03 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
#[inline]
|
2022-07-09 02:12:17 +02:00
|
|
|
fn bit(&self) -> u32 {
|
|
|
|
1 << self.pin.pin()
|
|
|
|
}
|
|
|
|
|
|
|
|
/// Set the pin's pull.
|
|
|
|
#[inline]
|
|
|
|
pub fn set_pull(&mut self, pull: Pull) {
|
2023-06-16 01:32:18 +02:00
|
|
|
self.pin.pad_ctrl().modify(|w| {
|
|
|
|
w.set_ie(true);
|
|
|
|
let (pu, pd) = match pull {
|
|
|
|
Pull::Up => (true, false),
|
|
|
|
Pull::Down => (false, true),
|
|
|
|
Pull::None => (false, false),
|
|
|
|
};
|
|
|
|
w.set_pue(pu);
|
|
|
|
w.set_pde(pd);
|
|
|
|
});
|
2022-05-13 15:19:03 +02:00
|
|
|
}
|
|
|
|
|
2022-07-27 22:45:46 +02:00
|
|
|
/// Set the pin's drive strength.
|
|
|
|
#[inline]
|
|
|
|
pub fn set_drive_strength(&mut self, strength: Drive) {
|
2023-06-16 01:32:18 +02:00
|
|
|
self.pin.pad_ctrl().modify(|w| {
|
|
|
|
w.set_drive(match strength {
|
|
|
|
Drive::_2mA => pac::pads::vals::Drive::_2MA,
|
|
|
|
Drive::_4mA => pac::pads::vals::Drive::_4MA,
|
|
|
|
Drive::_8mA => pac::pads::vals::Drive::_8MA,
|
|
|
|
Drive::_12mA => pac::pads::vals::Drive::_12MA,
|
2022-07-27 22:45:46 +02:00
|
|
|
});
|
2023-06-16 01:32:18 +02:00
|
|
|
});
|
2022-07-27 22:45:46 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
// Set the pin's slew rate.
|
|
|
|
#[inline]
|
|
|
|
pub fn set_slew_rate(&mut self, slew_rate: SlewRate) {
|
2023-06-16 01:32:18 +02:00
|
|
|
self.pin.pad_ctrl().modify(|w| {
|
|
|
|
w.set_slewfast(slew_rate == SlewRate::Fast);
|
|
|
|
});
|
2022-07-27 22:45:46 +02:00
|
|
|
}
|
|
|
|
|
2022-07-09 02:12:17 +02:00
|
|
|
/// Put the pin into input mode.
|
|
|
|
///
|
|
|
|
/// The pull setting is left unchanged.
|
|
|
|
#[inline]
|
|
|
|
pub fn set_as_input(&mut self) {
|
2023-06-16 01:32:18 +02:00
|
|
|
self.pin.sio_oe().value_clr().write_value(self.bit())
|
2022-07-09 02:12:17 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/// Put the pin into output mode.
|
|
|
|
///
|
|
|
|
/// The pin level will be whatever was set before (or low by default). If you want it to begin
|
|
|
|
/// at a specific level, call `set_high`/`set_low` on the pin first.
|
|
|
|
#[inline]
|
|
|
|
pub fn set_as_output(&mut self) {
|
2023-06-16 01:32:18 +02:00
|
|
|
self.pin.sio_oe().value_set().write_value(self.bit())
|
2022-07-09 02:12:17 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
#[inline]
|
|
|
|
fn is_set_as_output(&self) -> bool {
|
2023-06-16 01:32:18 +02:00
|
|
|
(self.pin.sio_oe().value().read() & self.bit()) != 0
|
2022-07-09 02:12:17 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
#[inline]
|
|
|
|
pub fn toggle_set_as_output(&mut self) {
|
2023-06-16 01:32:18 +02:00
|
|
|
self.pin.sio_oe().value_xor().write_value(self.bit())
|
2022-07-09 02:12:17 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
#[inline]
|
|
|
|
pub fn is_high(&self) -> bool {
|
|
|
|
!self.is_low()
|
|
|
|
}
|
|
|
|
|
|
|
|
#[inline]
|
|
|
|
pub fn is_low(&self) -> bool {
|
2023-06-16 01:32:18 +02:00
|
|
|
self.pin.sio_in().read() & self.bit() == 0
|
2022-07-09 02:12:17 +02:00
|
|
|
}
|
|
|
|
|
2022-07-13 01:22:46 +02:00
|
|
|
/// Returns current pin level
|
|
|
|
#[inline]
|
|
|
|
pub fn get_level(&self) -> Level {
|
|
|
|
self.is_high().into()
|
|
|
|
}
|
|
|
|
|
2022-07-09 02:12:17 +02:00
|
|
|
/// Set the output as high.
|
|
|
|
#[inline]
|
|
|
|
pub fn set_high(&mut self) {
|
2023-06-16 01:32:18 +02:00
|
|
|
self.pin.sio_out().value_set().write_value(self.bit())
|
2022-07-09 02:12:17 +02:00
|
|
|
}
|
|
|
|
|
2022-05-13 15:19:03 +02:00
|
|
|
/// Set the output as low.
|
|
|
|
#[inline]
|
|
|
|
pub fn set_low(&mut self) {
|
2023-06-16 01:32:18 +02:00
|
|
|
self.pin.sio_out().value_clr().write_value(self.bit())
|
2022-05-13 15:19:03 +02:00
|
|
|
}
|
|
|
|
|
2022-07-13 01:22:46 +02:00
|
|
|
/// Set the output level.
|
|
|
|
#[inline]
|
|
|
|
pub fn set_level(&mut self, level: Level) {
|
|
|
|
match level {
|
|
|
|
Level::Low => self.set_low(),
|
|
|
|
Level::High => self.set_high(),
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2022-05-13 15:19:03 +02:00
|
|
|
/// Is the output level high?
|
|
|
|
#[inline]
|
|
|
|
pub fn is_set_high(&self) -> bool {
|
2023-07-11 12:38:53 +02:00
|
|
|
!self.is_set_low()
|
2022-05-13 15:19:03 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/// Is the output level low?
|
|
|
|
#[inline]
|
|
|
|
pub fn is_set_low(&self) -> bool {
|
2023-07-11 12:38:53 +02:00
|
|
|
(self.pin.sio_out().value().read() & self.bit()) == 0
|
2022-05-13 15:19:03 +02:00
|
|
|
}
|
|
|
|
|
2022-07-13 01:22:46 +02:00
|
|
|
/// What level output is set to
|
|
|
|
#[inline]
|
2022-07-13 01:25:09 +02:00
|
|
|
pub fn get_output_level(&self) -> Level {
|
2022-07-13 01:22:46 +02:00
|
|
|
self.is_set_high().into()
|
|
|
|
}
|
|
|
|
|
2022-05-13 15:19:03 +02:00
|
|
|
/// Toggle pin output
|
|
|
|
#[inline]
|
|
|
|
pub fn toggle(&mut self) {
|
2023-06-16 01:32:18 +02:00
|
|
|
self.pin.sio_out().value_xor().write_value(self.bit())
|
2022-07-09 02:12:17 +02:00
|
|
|
}
|
2022-07-10 06:47:08 +02:00
|
|
|
|
2022-07-22 07:09:26 +02:00
|
|
|
#[inline]
|
2022-08-07 23:25:50 +02:00
|
|
|
pub async fn wait_for_high(&mut self) {
|
2022-07-10 06:47:08 +02:00
|
|
|
InputFuture::new(&mut self.pin, InterruptTrigger::LevelHigh).await;
|
|
|
|
}
|
|
|
|
|
2022-07-22 07:09:26 +02:00
|
|
|
#[inline]
|
2022-08-07 23:25:50 +02:00
|
|
|
pub async fn wait_for_low(&mut self) {
|
2022-07-10 06:47:08 +02:00
|
|
|
InputFuture::new(&mut self.pin, InterruptTrigger::LevelLow).await;
|
|
|
|
}
|
|
|
|
|
2022-07-22 07:09:26 +02:00
|
|
|
#[inline]
|
2022-08-07 23:25:50 +02:00
|
|
|
pub async fn wait_for_rising_edge(&mut self) {
|
2023-05-02 08:29:32 +02:00
|
|
|
InputFuture::new(&mut self.pin, InterruptTrigger::EdgeHigh).await;
|
2022-07-10 06:47:08 +02:00
|
|
|
}
|
|
|
|
|
2022-07-22 07:09:26 +02:00
|
|
|
#[inline]
|
2022-08-07 23:25:50 +02:00
|
|
|
pub async fn wait_for_falling_edge(&mut self) {
|
2023-05-02 08:29:32 +02:00
|
|
|
InputFuture::new(&mut self.pin, InterruptTrigger::EdgeLow).await;
|
2022-07-10 06:47:08 +02:00
|
|
|
}
|
|
|
|
|
2022-07-22 07:09:26 +02:00
|
|
|
#[inline]
|
2022-08-07 23:25:50 +02:00
|
|
|
pub async fn wait_for_any_edge(&mut self) {
|
2023-05-02 08:29:32 +02:00
|
|
|
InputFuture::new(&mut self.pin, InterruptTrigger::AnyEdge).await;
|
2022-07-10 06:47:08 +02:00
|
|
|
}
|
2022-07-09 02:12:17 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
impl<'d, T: Pin> Drop for Flex<'d, T> {
|
|
|
|
#[inline]
|
|
|
|
fn drop(&mut self) {
|
2023-06-16 01:32:18 +02:00
|
|
|
self.pin.pad_ctrl().write(|_| {});
|
|
|
|
self.pin.io().ctrl().write(|w| {
|
2023-06-29 02:08:55 +02:00
|
|
|
w.set_funcsel(pac::io::vals::Gpio0ctrlFuncsel::NULL as _);
|
2023-06-16 01:32:18 +02:00
|
|
|
});
|
2022-05-13 15:19:03 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2021-03-29 04:11:32 +02:00
|
|
|
pub(crate) mod sealed {
|
|
|
|
use super::*;
|
|
|
|
|
|
|
|
pub trait Pin: Sized {
|
|
|
|
fn pin_bank(&self) -> u8;
|
|
|
|
|
|
|
|
#[inline]
|
2022-10-08 05:35:11 +02:00
|
|
|
fn _pin(&self) -> u8 {
|
2021-03-29 04:11:32 +02:00
|
|
|
self.pin_bank() & 0x1f
|
|
|
|
}
|
|
|
|
|
|
|
|
#[inline]
|
2022-10-08 05:35:11 +02:00
|
|
|
fn _bank(&self) -> Bank {
|
2021-03-29 04:11:32 +02:00
|
|
|
if self.pin_bank() & 0x20 == 0 {
|
|
|
|
Bank::Bank0
|
|
|
|
} else {
|
|
|
|
Bank::Qspi
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
fn io(&self) -> pac::io::Gpio {
|
2022-10-08 05:35:11 +02:00
|
|
|
let block = match self._bank() {
|
2021-03-29 04:11:32 +02:00
|
|
|
Bank::Bank0 => crate::pac::IO_BANK0,
|
|
|
|
Bank::Qspi => crate::pac::IO_QSPI,
|
|
|
|
};
|
2022-10-08 05:35:11 +02:00
|
|
|
block.gpio(self._pin() as _)
|
2021-03-29 04:11:32 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
fn pad_ctrl(&self) -> Reg<pac::pads::regs::GpioCtrl, RW> {
|
2022-10-08 05:35:11 +02:00
|
|
|
let block = match self._bank() {
|
2021-03-29 04:11:32 +02:00
|
|
|
Bank::Bank0 => crate::pac::PADS_BANK0,
|
|
|
|
Bank::Qspi => crate::pac::PADS_QSPI,
|
|
|
|
};
|
2022-10-08 05:35:11 +02:00
|
|
|
block.gpio(self._pin() as _)
|
2021-03-29 04:11:32 +02:00
|
|
|
}
|
2022-05-19 13:45:40 +02:00
|
|
|
|
2021-03-29 04:11:32 +02:00
|
|
|
fn sio_out(&self) -> pac::sio::Gpio {
|
2022-10-08 05:35:11 +02:00
|
|
|
SIO.gpio_out(self._bank() as _)
|
2021-03-29 04:11:32 +02:00
|
|
|
}
|
2022-05-19 13:45:40 +02:00
|
|
|
|
2021-03-29 04:11:32 +02:00
|
|
|
fn sio_oe(&self) -> pac::sio::Gpio {
|
2022-10-08 05:35:11 +02:00
|
|
|
SIO.gpio_oe(self._bank() as _)
|
2021-03-29 04:11:32 +02:00
|
|
|
}
|
2022-05-19 13:45:40 +02:00
|
|
|
|
2021-03-29 04:11:32 +02:00
|
|
|
fn sio_in(&self) -> Reg<u32, RW> {
|
2022-10-08 05:35:11 +02:00
|
|
|
SIO.gpio_in(self._bank() as _)
|
2021-03-29 04:11:32 +02:00
|
|
|
}
|
2022-07-10 06:47:08 +02:00
|
|
|
|
|
|
|
fn int_proc(&self) -> pac::io::Int {
|
2022-10-08 05:35:11 +02:00
|
|
|
let io_block = match self._bank() {
|
2022-07-10 06:47:08 +02:00
|
|
|
Bank::Bank0 => crate::pac::IO_BANK0,
|
|
|
|
Bank::Qspi => crate::pac::IO_QSPI,
|
|
|
|
};
|
2023-06-16 01:32:18 +02:00
|
|
|
let proc = SIO.cpuid().read();
|
2022-07-10 06:47:08 +02:00
|
|
|
io_block.int_proc(proc as _)
|
|
|
|
}
|
2021-03-29 04:11:32 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2022-07-23 14:27:45 +02:00
|
|
|
pub trait Pin: Peripheral<P = Self> + Into<AnyPin> + sealed::Pin + Sized + 'static {
|
2021-03-29 04:11:32 +02:00
|
|
|
/// Degrade to a generic pin struct
|
|
|
|
fn degrade(self) -> AnyPin {
|
|
|
|
AnyPin {
|
|
|
|
pin_bank: self.pin_bank(),
|
|
|
|
}
|
|
|
|
}
|
2022-10-08 05:35:11 +02:00
|
|
|
|
|
|
|
/// Returns the pin number within a bank
|
|
|
|
#[inline]
|
|
|
|
fn pin(&self) -> u8 {
|
|
|
|
self._pin()
|
|
|
|
}
|
|
|
|
|
|
|
|
/// Returns the bank of this pin
|
|
|
|
#[inline]
|
|
|
|
fn bank(&self) -> Bank {
|
|
|
|
self._bank()
|
|
|
|
}
|
2021-03-29 04:11:32 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
pub struct AnyPin {
|
|
|
|
pin_bank: u8,
|
|
|
|
}
|
2022-07-03 23:54:01 +02:00
|
|
|
|
2022-07-23 14:00:19 +02:00
|
|
|
impl_peripheral!(AnyPin);
|
2022-07-03 23:54:01 +02:00
|
|
|
|
2021-03-29 04:11:32 +02:00
|
|
|
impl Pin for AnyPin {}
|
|
|
|
impl sealed::Pin for AnyPin {
|
|
|
|
fn pin_bank(&self) -> u8 {
|
|
|
|
self.pin_bank
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2021-06-25 18:17:59 +02:00
|
|
|
// ==========================
|
|
|
|
|
2021-03-29 04:11:32 +02:00
|
|
|
macro_rules! impl_pin {
|
|
|
|
($name:ident, $bank:expr, $pin_num:expr) => {
|
|
|
|
impl Pin for peripherals::$name {}
|
|
|
|
impl sealed::Pin for peripherals::$name {
|
2023-01-19 06:29:51 +01:00
|
|
|
#[inline]
|
2021-03-29 04:11:32 +02:00
|
|
|
fn pin_bank(&self) -> u8 {
|
|
|
|
($bank as u8) * 32 + $pin_num
|
|
|
|
}
|
|
|
|
}
|
2022-07-23 14:27:45 +02:00
|
|
|
|
|
|
|
impl From<peripherals::$name> for crate::gpio::AnyPin {
|
|
|
|
fn from(val: peripherals::$name) -> Self {
|
|
|
|
crate::gpio::Pin::degrade(val)
|
|
|
|
}
|
|
|
|
}
|
2021-03-29 04:11:32 +02:00
|
|
|
};
|
|
|
|
}
|
|
|
|
|
|
|
|
impl_pin!(PIN_0, Bank::Bank0, 0);
|
|
|
|
impl_pin!(PIN_1, Bank::Bank0, 1);
|
|
|
|
impl_pin!(PIN_2, Bank::Bank0, 2);
|
|
|
|
impl_pin!(PIN_3, Bank::Bank0, 3);
|
|
|
|
impl_pin!(PIN_4, Bank::Bank0, 4);
|
|
|
|
impl_pin!(PIN_5, Bank::Bank0, 5);
|
|
|
|
impl_pin!(PIN_6, Bank::Bank0, 6);
|
|
|
|
impl_pin!(PIN_7, Bank::Bank0, 7);
|
|
|
|
impl_pin!(PIN_8, Bank::Bank0, 8);
|
|
|
|
impl_pin!(PIN_9, Bank::Bank0, 9);
|
|
|
|
impl_pin!(PIN_10, Bank::Bank0, 10);
|
|
|
|
impl_pin!(PIN_11, Bank::Bank0, 11);
|
|
|
|
impl_pin!(PIN_12, Bank::Bank0, 12);
|
|
|
|
impl_pin!(PIN_13, Bank::Bank0, 13);
|
|
|
|
impl_pin!(PIN_14, Bank::Bank0, 14);
|
|
|
|
impl_pin!(PIN_15, Bank::Bank0, 15);
|
|
|
|
impl_pin!(PIN_16, Bank::Bank0, 16);
|
|
|
|
impl_pin!(PIN_17, Bank::Bank0, 17);
|
|
|
|
impl_pin!(PIN_18, Bank::Bank0, 18);
|
|
|
|
impl_pin!(PIN_19, Bank::Bank0, 19);
|
|
|
|
impl_pin!(PIN_20, Bank::Bank0, 20);
|
|
|
|
impl_pin!(PIN_21, Bank::Bank0, 21);
|
|
|
|
impl_pin!(PIN_22, Bank::Bank0, 22);
|
|
|
|
impl_pin!(PIN_23, Bank::Bank0, 23);
|
|
|
|
impl_pin!(PIN_24, Bank::Bank0, 24);
|
|
|
|
impl_pin!(PIN_25, Bank::Bank0, 25);
|
|
|
|
impl_pin!(PIN_26, Bank::Bank0, 26);
|
|
|
|
impl_pin!(PIN_27, Bank::Bank0, 27);
|
|
|
|
impl_pin!(PIN_28, Bank::Bank0, 28);
|
|
|
|
impl_pin!(PIN_29, Bank::Bank0, 29);
|
|
|
|
|
|
|
|
impl_pin!(PIN_QSPI_SCLK, Bank::Qspi, 0);
|
|
|
|
impl_pin!(PIN_QSPI_SS, Bank::Qspi, 1);
|
|
|
|
impl_pin!(PIN_QSPI_SD0, Bank::Qspi, 2);
|
|
|
|
impl_pin!(PIN_QSPI_SD1, Bank::Qspi, 3);
|
|
|
|
impl_pin!(PIN_QSPI_SD2, Bank::Qspi, 4);
|
|
|
|
impl_pin!(PIN_QSPI_SD3, Bank::Qspi, 5);
|
2022-02-15 17:28:48 +01:00
|
|
|
|
|
|
|
// ====================
|
|
|
|
|
|
|
|
mod eh02 {
|
2022-07-21 21:45:04 +02:00
|
|
|
use core::convert::Infallible;
|
2022-07-10 06:47:08 +02:00
|
|
|
|
2022-02-15 17:28:48 +01:00
|
|
|
use super::*;
|
|
|
|
|
|
|
|
impl<'d, T: Pin> embedded_hal_02::digital::v2::InputPin for Input<'d, T> {
|
|
|
|
type Error = Infallible;
|
|
|
|
|
|
|
|
fn is_high(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_high())
|
|
|
|
}
|
|
|
|
|
|
|
|
fn is_low(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_low())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
impl<'d, T: Pin> embedded_hal_02::digital::v2::OutputPin for Output<'d, T> {
|
|
|
|
type Error = Infallible;
|
|
|
|
|
|
|
|
fn set_high(&mut self) -> Result<(), Self::Error> {
|
|
|
|
Ok(self.set_high())
|
|
|
|
}
|
|
|
|
|
|
|
|
fn set_low(&mut self) -> Result<(), Self::Error> {
|
|
|
|
Ok(self.set_low())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
impl<'d, T: Pin> embedded_hal_02::digital::v2::StatefulOutputPin for Output<'d, T> {
|
|
|
|
fn is_set_high(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_set_high())
|
|
|
|
}
|
|
|
|
|
|
|
|
fn is_set_low(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_set_low())
|
|
|
|
}
|
|
|
|
}
|
2022-05-19 05:33:42 +02:00
|
|
|
|
|
|
|
impl<'d, T: Pin> embedded_hal_02::digital::v2::ToggleableOutputPin for Output<'d, T> {
|
|
|
|
type Error = Infallible;
|
|
|
|
#[inline]
|
|
|
|
fn toggle(&mut self) -> Result<(), Self::Error> {
|
|
|
|
Ok(self.toggle())
|
|
|
|
}
|
|
|
|
}
|
2022-05-19 05:43:18 +02:00
|
|
|
|
2022-12-06 19:54:39 +01:00
|
|
|
impl<'d, T: Pin> embedded_hal_02::digital::v2::InputPin for OutputOpenDrain<'d, T> {
|
|
|
|
type Error = Infallible;
|
|
|
|
|
|
|
|
fn is_high(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_high())
|
|
|
|
}
|
|
|
|
|
|
|
|
fn is_low(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_low())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2022-05-19 05:43:18 +02:00
|
|
|
impl<'d, T: Pin> embedded_hal_02::digital::v2::OutputPin for OutputOpenDrain<'d, T> {
|
|
|
|
type Error = Infallible;
|
|
|
|
|
|
|
|
#[inline]
|
|
|
|
fn set_high(&mut self) -> Result<(), Self::Error> {
|
|
|
|
Ok(self.set_high())
|
|
|
|
}
|
|
|
|
|
|
|
|
#[inline]
|
|
|
|
fn set_low(&mut self) -> Result<(), Self::Error> {
|
|
|
|
Ok(self.set_low())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
impl<'d, T: Pin> embedded_hal_02::digital::v2::StatefulOutputPin for OutputOpenDrain<'d, T> {
|
|
|
|
fn is_set_high(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_set_high())
|
|
|
|
}
|
|
|
|
|
|
|
|
fn is_set_low(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_set_low())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
impl<'d, T: Pin> embedded_hal_02::digital::v2::ToggleableOutputPin for OutputOpenDrain<'d, T> {
|
|
|
|
type Error = Infallible;
|
|
|
|
#[inline]
|
|
|
|
fn toggle(&mut self) -> Result<(), Self::Error> {
|
|
|
|
Ok(self.toggle())
|
|
|
|
}
|
|
|
|
}
|
2022-07-09 02:12:17 +02:00
|
|
|
|
|
|
|
impl<'d, T: Pin> embedded_hal_02::digital::v2::InputPin for Flex<'d, T> {
|
|
|
|
type Error = Infallible;
|
|
|
|
|
|
|
|
fn is_high(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_high())
|
|
|
|
}
|
|
|
|
|
|
|
|
fn is_low(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_low())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
impl<'d, T: Pin> embedded_hal_02::digital::v2::OutputPin for Flex<'d, T> {
|
|
|
|
type Error = Infallible;
|
|
|
|
|
|
|
|
fn set_high(&mut self) -> Result<(), Self::Error> {
|
|
|
|
Ok(self.set_high())
|
|
|
|
}
|
|
|
|
|
|
|
|
fn set_low(&mut self) -> Result<(), Self::Error> {
|
|
|
|
Ok(self.set_low())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
impl<'d, T: Pin> embedded_hal_02::digital::v2::StatefulOutputPin for Flex<'d, T> {
|
|
|
|
fn is_set_high(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_set_high())
|
|
|
|
}
|
|
|
|
|
|
|
|
fn is_set_low(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_set_low())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
impl<'d, T: Pin> embedded_hal_02::digital::v2::ToggleableOutputPin for Flex<'d, T> {
|
|
|
|
type Error = Infallible;
|
|
|
|
#[inline]
|
|
|
|
fn toggle(&mut self) -> Result<(), Self::Error> {
|
|
|
|
Ok(self.toggle())
|
|
|
|
}
|
|
|
|
}
|
2022-02-15 17:28:48 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
#[cfg(feature = "unstable-traits")]
|
|
|
|
mod eh1 {
|
2022-07-21 21:45:04 +02:00
|
|
|
use core::convert::Infallible;
|
|
|
|
|
2022-02-15 17:28:48 +01:00
|
|
|
use super::*;
|
|
|
|
|
|
|
|
impl<'d, T: Pin> embedded_hal_1::digital::ErrorType for Input<'d, T> {
|
|
|
|
type Error = Infallible;
|
|
|
|
}
|
|
|
|
|
2022-09-29 11:02:43 +02:00
|
|
|
impl<'d, T: Pin> embedded_hal_1::digital::InputPin for Input<'d, T> {
|
2022-02-15 17:28:48 +01:00
|
|
|
fn is_high(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_high())
|
|
|
|
}
|
|
|
|
|
|
|
|
fn is_low(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_low())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
impl<'d, T: Pin> embedded_hal_1::digital::ErrorType for Output<'d, T> {
|
|
|
|
type Error = Infallible;
|
|
|
|
}
|
|
|
|
|
2022-09-29 11:02:43 +02:00
|
|
|
impl<'d, T: Pin> embedded_hal_1::digital::OutputPin for Output<'d, T> {
|
2022-02-15 17:28:48 +01:00
|
|
|
fn set_high(&mut self) -> Result<(), Self::Error> {
|
|
|
|
Ok(self.set_high())
|
|
|
|
}
|
|
|
|
|
|
|
|
fn set_low(&mut self) -> Result<(), Self::Error> {
|
|
|
|
Ok(self.set_low())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2022-09-29 11:02:43 +02:00
|
|
|
impl<'d, T: Pin> embedded_hal_1::digital::StatefulOutputPin for Output<'d, T> {
|
2022-02-15 17:28:48 +01:00
|
|
|
fn is_set_high(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_set_high())
|
|
|
|
}
|
|
|
|
|
|
|
|
fn is_set_low(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_set_low())
|
|
|
|
}
|
|
|
|
}
|
2022-07-09 02:12:17 +02:00
|
|
|
|
2022-09-29 11:02:43 +02:00
|
|
|
impl<'d, T: Pin> embedded_hal_1::digital::ToggleableOutputPin for Output<'d, T> {
|
2022-07-09 02:12:17 +02:00
|
|
|
fn toggle(&mut self) -> Result<(), Self::Error> {
|
|
|
|
Ok(self.toggle())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
impl<'d, T: Pin> embedded_hal_1::digital::ErrorType for OutputOpenDrain<'d, T> {
|
|
|
|
type Error = Infallible;
|
|
|
|
}
|
|
|
|
|
2022-09-29 11:02:43 +02:00
|
|
|
impl<'d, T: Pin> embedded_hal_1::digital::OutputPin for OutputOpenDrain<'d, T> {
|
2022-07-09 02:12:17 +02:00
|
|
|
fn set_high(&mut self) -> Result<(), Self::Error> {
|
|
|
|
Ok(self.set_high())
|
|
|
|
}
|
|
|
|
|
|
|
|
fn set_low(&mut self) -> Result<(), Self::Error> {
|
|
|
|
Ok(self.set_low())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2022-09-29 11:02:43 +02:00
|
|
|
impl<'d, T: Pin> embedded_hal_1::digital::StatefulOutputPin for OutputOpenDrain<'d, T> {
|
2022-07-09 02:12:17 +02:00
|
|
|
fn is_set_high(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_set_high())
|
|
|
|
}
|
|
|
|
|
|
|
|
fn is_set_low(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_set_low())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2022-09-29 11:02:43 +02:00
|
|
|
impl<'d, T: Pin> embedded_hal_1::digital::ToggleableOutputPin for OutputOpenDrain<'d, T> {
|
2022-07-09 02:12:17 +02:00
|
|
|
fn toggle(&mut self) -> Result<(), Self::Error> {
|
|
|
|
Ok(self.toggle())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2022-12-06 19:54:39 +01:00
|
|
|
impl<'d, T: Pin> embedded_hal_1::digital::InputPin for OutputOpenDrain<'d, T> {
|
|
|
|
fn is_high(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_high())
|
|
|
|
}
|
|
|
|
|
|
|
|
fn is_low(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_low())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2022-07-09 02:12:17 +02:00
|
|
|
impl<'d, T: Pin> embedded_hal_1::digital::ErrorType for Flex<'d, T> {
|
|
|
|
type Error = Infallible;
|
|
|
|
}
|
|
|
|
|
2022-09-29 11:02:43 +02:00
|
|
|
impl<'d, T: Pin> embedded_hal_1::digital::InputPin for Flex<'d, T> {
|
2022-07-09 02:12:17 +02:00
|
|
|
fn is_high(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_high())
|
|
|
|
}
|
|
|
|
|
|
|
|
fn is_low(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_low())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2022-09-29 11:02:43 +02:00
|
|
|
impl<'d, T: Pin> embedded_hal_1::digital::OutputPin for Flex<'d, T> {
|
2022-07-09 02:12:17 +02:00
|
|
|
fn set_high(&mut self) -> Result<(), Self::Error> {
|
|
|
|
Ok(self.set_high())
|
|
|
|
}
|
|
|
|
|
|
|
|
fn set_low(&mut self) -> Result<(), Self::Error> {
|
|
|
|
Ok(self.set_low())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2022-09-29 11:02:43 +02:00
|
|
|
impl<'d, T: Pin> embedded_hal_1::digital::StatefulOutputPin for Flex<'d, T> {
|
2022-07-09 02:12:17 +02:00
|
|
|
fn is_set_high(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_set_high())
|
|
|
|
}
|
|
|
|
|
|
|
|
fn is_set_low(&self) -> Result<bool, Self::Error> {
|
|
|
|
Ok(self.is_set_low())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2022-09-29 11:02:43 +02:00
|
|
|
impl<'d, T: Pin> embedded_hal_1::digital::ToggleableOutputPin for Flex<'d, T> {
|
2022-07-09 02:12:17 +02:00
|
|
|
fn toggle(&mut self) -> Result<(), Self::Error> {
|
|
|
|
Ok(self.toggle())
|
|
|
|
}
|
|
|
|
}
|
2022-07-21 21:45:04 +02:00
|
|
|
|
|
|
|
#[cfg(feature = "nightly")]
|
|
|
|
impl<'d, T: Pin> embedded_hal_async::digital::Wait for Flex<'d, T> {
|
2022-11-21 23:31:31 +01:00
|
|
|
async fn wait_for_high(&mut self) -> Result<(), Self::Error> {
|
|
|
|
self.wait_for_high().await;
|
|
|
|
Ok(())
|
2022-07-21 21:45:04 +02:00
|
|
|
}
|
|
|
|
|
2022-11-21 23:31:31 +01:00
|
|
|
async fn wait_for_low(&mut self) -> Result<(), Self::Error> {
|
|
|
|
self.wait_for_low().await;
|
|
|
|
Ok(())
|
2022-07-21 21:45:04 +02:00
|
|
|
}
|
|
|
|
|
2022-11-21 23:31:31 +01:00
|
|
|
async fn wait_for_rising_edge(&mut self) -> Result<(), Self::Error> {
|
|
|
|
self.wait_for_rising_edge().await;
|
|
|
|
Ok(())
|
2022-07-21 21:45:04 +02:00
|
|
|
}
|
|
|
|
|
2022-11-21 23:31:31 +01:00
|
|
|
async fn wait_for_falling_edge(&mut self) -> Result<(), Self::Error> {
|
|
|
|
self.wait_for_falling_edge().await;
|
|
|
|
Ok(())
|
2022-07-21 21:45:04 +02:00
|
|
|
}
|
|
|
|
|
2022-11-21 23:31:31 +01:00
|
|
|
async fn wait_for_any_edge(&mut self) -> Result<(), Self::Error> {
|
|
|
|
self.wait_for_any_edge().await;
|
|
|
|
Ok(())
|
2022-07-21 21:45:04 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
#[cfg(feature = "nightly")]
|
|
|
|
impl<'d, T: Pin> embedded_hal_async::digital::Wait for Input<'d, T> {
|
2022-11-21 23:31:31 +01:00
|
|
|
async fn wait_for_high(&mut self) -> Result<(), Self::Error> {
|
|
|
|
self.wait_for_high().await;
|
|
|
|
Ok(())
|
2022-07-21 21:45:04 +02:00
|
|
|
}
|
|
|
|
|
2022-11-21 23:31:31 +01:00
|
|
|
async fn wait_for_low(&mut self) -> Result<(), Self::Error> {
|
|
|
|
self.wait_for_low().await;
|
|
|
|
Ok(())
|
2022-07-21 21:45:04 +02:00
|
|
|
}
|
|
|
|
|
2022-11-21 23:31:31 +01:00
|
|
|
async fn wait_for_rising_edge(&mut self) -> Result<(), Self::Error> {
|
|
|
|
self.wait_for_rising_edge().await;
|
|
|
|
Ok(())
|
2022-07-21 21:45:04 +02:00
|
|
|
}
|
|
|
|
|
2022-11-21 23:31:31 +01:00
|
|
|
async fn wait_for_falling_edge(&mut self) -> Result<(), Self::Error> {
|
|
|
|
self.wait_for_falling_edge().await;
|
|
|
|
Ok(())
|
2022-07-21 21:45:04 +02:00
|
|
|
}
|
|
|
|
|
2022-11-21 23:31:31 +01:00
|
|
|
async fn wait_for_any_edge(&mut self) -> Result<(), Self::Error> {
|
|
|
|
self.wait_for_any_edge().await;
|
|
|
|
Ok(())
|
2022-07-21 21:45:04 +02:00
|
|
|
}
|
|
|
|
}
|
2023-04-09 10:15:57 +02:00
|
|
|
|
|
|
|
#[cfg(feature = "nightly")]
|
|
|
|
impl<'d, T: Pin> embedded_hal_async::digital::Wait for OutputOpenDrain<'d, T> {
|
|
|
|
async fn wait_for_high(&mut self) -> Result<(), Self::Error> {
|
|
|
|
self.wait_for_high().await;
|
|
|
|
Ok(())
|
|
|
|
}
|
|
|
|
|
|
|
|
async fn wait_for_low(&mut self) -> Result<(), Self::Error> {
|
|
|
|
self.wait_for_low().await;
|
|
|
|
Ok(())
|
|
|
|
}
|
|
|
|
|
|
|
|
async fn wait_for_rising_edge(&mut self) -> Result<(), Self::Error> {
|
|
|
|
self.wait_for_rising_edge().await;
|
|
|
|
Ok(())
|
|
|
|
}
|
|
|
|
|
|
|
|
async fn wait_for_falling_edge(&mut self) -> Result<(), Self::Error> {
|
|
|
|
self.wait_for_falling_edge().await;
|
|
|
|
Ok(())
|
|
|
|
}
|
|
|
|
|
|
|
|
async fn wait_for_any_edge(&mut self) -> Result<(), Self::Error> {
|
|
|
|
self.wait_for_any_edge().await;
|
|
|
|
Ok(())
|
|
|
|
}
|
|
|
|
}
|
2022-02-15 17:28:48 +01:00
|
|
|
}
|