embassy/examples/stm32f2/src/bin/pll.rs

53 lines
1.7 KiB
Rust
Raw Normal View History

2022-04-29 17:13:59 +02:00
#![no_std]
#![no_main]
#![feature(type_alias_impl_trait)]
use core::convert::TryFrom;
2022-06-12 22:15:44 +02:00
2022-04-29 17:13:59 +02:00
use defmt::*;
use embassy::executor::Spawner;
use embassy::time::{Duration, Timer};
2022-06-12 22:15:44 +02:00
use embassy_stm32::rcc::{
APBPrescaler, ClockSrc, HSEConfig, HSESrc, PLL48Div, PLLConfig, PLLMainDiv, PLLMul, PLLPreDiv, PLLSrc,
2022-04-29 17:13:59 +02:00
};
2022-06-12 22:15:44 +02:00
use embassy_stm32::time::Hertz;
use embassy_stm32::{Config, Peripherals};
use {defmt_rtt as _, panic_probe as _};
2022-04-29 17:13:59 +02:00
// Example config for maximum performance on a NUCLEO-F207ZG board
fn config() -> Config {
let mut config = Config::default();
// By default, HSE on the board comes from a 8 MHz clock signal (not a crystal)
config.rcc.hse = Some(HSEConfig {
frequency: Hertz(8_000_000),
source: HSESrc::Bypass,
});
// PLL uses HSE as the clock source
config.rcc.pll_mux = PLLSrc::HSE;
config.rcc.pll = PLLConfig {
// 8 MHz clock source / 8 = 1 MHz PLL input
2022-04-30 10:41:17 +02:00
pre_div: unwrap!(PLLPreDiv::try_from(8)),
2022-04-29 17:13:59 +02:00
// 1 MHz PLL input * 240 = 240 MHz PLL VCO
2022-04-30 10:41:17 +02:00
mul: unwrap!(PLLMul::try_from(240)),
2022-04-29 17:13:59 +02:00
// 240 MHz PLL VCO / 2 = 120 MHz main PLL output
main_div: PLLMainDiv::Div2,
// 240 MHz PLL VCO / 5 = 48 MHz PLL48 output
2022-04-30 10:41:17 +02:00
pll48_div: unwrap!(PLL48Div::try_from(5)),
2022-04-29 17:13:59 +02:00
};
// System clock comes from PLL (= the 120 MHz main PLL output)
config.rcc.mux = ClockSrc::PLL;
// 120 MHz / 4 = 30 MHz APB1 frequency
config.rcc.apb1_pre = APBPrescaler::Div4;
// 120 MHz / 2 = 60 MHz APB2 frequency
config.rcc.apb2_pre = APBPrescaler::Div2;
config
}
#[embassy::main(config = "config()")]
async fn main(_spawner: Spawner, _p: Peripherals) {
loop {
Timer::after(Duration::from_millis(1000)).await;
info!("1s elapsed");
}
}