2023-09-18 03:00:59 +02:00
|
|
|
pub use crate::pac::pwr::vals::Vos as VoltageScale;
|
2023-09-05 12:14:04 +02:00
|
|
|
use crate::pac::rcc::vals::Adcsel;
|
2023-10-09 02:48:22 +02:00
|
|
|
pub use crate::pac::rcc::vals::{Hpre as AHBPrescaler, Ppre as APBPrescaler};
|
2023-09-07 00:53:02 +02:00
|
|
|
use crate::pac::{FLASH, RCC};
|
2023-08-27 16:41:31 +02:00
|
|
|
use crate::rcc::bd::{BackupDomain, RtcClockSource};
|
2022-01-04 23:58:13 +01:00
|
|
|
use crate::rcc::{set_freqs, Clocks};
|
2022-07-11 00:36:10 +02:00
|
|
|
use crate::time::Hertz;
|
2021-06-16 15:12:07 +02:00
|
|
|
|
|
|
|
/// Most of clock setup is copied from stm32l0xx-hal, and adopted to the generated PAC,
|
|
|
|
/// and with the addition of the init function to configure a system clock.
|
|
|
|
|
|
|
|
/// Only the basic setup using the HSE and HSI clocks are supported as of now.
|
|
|
|
|
|
|
|
/// HSI speed
|
2022-07-10 19:59:36 +02:00
|
|
|
pub const HSI_FREQ: Hertz = Hertz(16_000_000);
|
2021-06-16 15:12:07 +02:00
|
|
|
|
2022-07-10 19:59:36 +02:00
|
|
|
/// LSI speed
|
|
|
|
pub const LSI_FREQ: Hertz = Hertz(32_000);
|
|
|
|
|
|
|
|
/// HSE32 speed
|
|
|
|
pub const HSE32_FREQ: Hertz = Hertz(32_000_000);
|
2021-08-31 14:32:48 +02:00
|
|
|
|
2021-06-16 15:12:07 +02:00
|
|
|
/// System clock mux source
|
|
|
|
#[derive(Clone, Copy)]
|
|
|
|
pub enum ClockSrc {
|
2022-04-20 13:49:59 +02:00
|
|
|
MSI(MSIRange),
|
2021-08-31 14:32:48 +02:00
|
|
|
HSE32,
|
2021-06-16 15:12:07 +02:00
|
|
|
HSI16,
|
|
|
|
}
|
|
|
|
|
2022-04-20 13:49:59 +02:00
|
|
|
#[derive(Clone, Copy, PartialOrd, PartialEq)]
|
|
|
|
pub enum MSIRange {
|
|
|
|
/// Around 100 kHz
|
|
|
|
Range0,
|
|
|
|
/// Around 200 kHz
|
|
|
|
Range1,
|
|
|
|
/// Around 400 kHz
|
|
|
|
Range2,
|
|
|
|
/// Around 800 kHz
|
|
|
|
Range3,
|
|
|
|
/// Around 1 MHz
|
|
|
|
Range4,
|
|
|
|
/// Around 2 MHz
|
|
|
|
Range5,
|
|
|
|
/// Around 4 MHz (reset value)
|
|
|
|
Range6,
|
|
|
|
/// Around 8 MHz
|
|
|
|
Range7,
|
|
|
|
/// Around 16 MHz
|
|
|
|
Range8,
|
|
|
|
/// Around 24 MHz
|
|
|
|
Range9,
|
|
|
|
/// Around 32 MHz
|
|
|
|
Range10,
|
|
|
|
/// Around 48 MHz
|
|
|
|
Range11,
|
|
|
|
}
|
|
|
|
|
|
|
|
impl MSIRange {
|
|
|
|
fn freq(&self) -> u32 {
|
|
|
|
match self {
|
|
|
|
MSIRange::Range0 => 100_000,
|
|
|
|
MSIRange::Range1 => 200_000,
|
|
|
|
MSIRange::Range2 => 400_000,
|
|
|
|
MSIRange::Range3 => 800_000,
|
|
|
|
MSIRange::Range4 => 1_000_000,
|
|
|
|
MSIRange::Range5 => 2_000_000,
|
|
|
|
MSIRange::Range6 => 4_000_000,
|
|
|
|
MSIRange::Range7 => 8_000_000,
|
|
|
|
MSIRange::Range8 => 16_000_000,
|
|
|
|
MSIRange::Range9 => 24_000_000,
|
|
|
|
MSIRange::Range10 => 32_000_000,
|
|
|
|
MSIRange::Range11 => 48_000_000,
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
fn vos(&self) -> VoltageScale {
|
|
|
|
if self > &MSIRange::Range8 {
|
2023-09-18 03:00:59 +02:00
|
|
|
VoltageScale::RANGE1
|
2022-04-20 13:49:59 +02:00
|
|
|
} else {
|
2023-09-18 03:00:59 +02:00
|
|
|
VoltageScale::RANGE2
|
2022-04-20 13:49:59 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
impl Default for MSIRange {
|
|
|
|
fn default() -> MSIRange {
|
|
|
|
MSIRange::Range6
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
impl Into<u8> for MSIRange {
|
|
|
|
fn into(self) -> u8 {
|
|
|
|
match self {
|
|
|
|
MSIRange::Range0 => 0b0000,
|
|
|
|
MSIRange::Range1 => 0b0001,
|
|
|
|
MSIRange::Range2 => 0b0010,
|
|
|
|
MSIRange::Range3 => 0b0011,
|
|
|
|
MSIRange::Range4 => 0b0100,
|
|
|
|
MSIRange::Range5 => 0b0101,
|
|
|
|
MSIRange::Range6 => 0b0110,
|
|
|
|
MSIRange::Range7 => 0b0111,
|
|
|
|
MSIRange::Range8 => 0b1000,
|
|
|
|
MSIRange::Range9 => 0b1001,
|
|
|
|
MSIRange::Range10 => 0b1010,
|
|
|
|
MSIRange::Range11 => 0b1011,
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2023-09-05 12:14:04 +02:00
|
|
|
#[derive(Clone, Copy)]
|
|
|
|
pub enum AdcClockSource {
|
|
|
|
HSI16,
|
|
|
|
PLLPCLK,
|
|
|
|
SYSCLK,
|
|
|
|
}
|
|
|
|
|
|
|
|
impl AdcClockSource {
|
|
|
|
pub fn adcsel(&self) -> Adcsel {
|
|
|
|
match self {
|
|
|
|
AdcClockSource::HSI16 => Adcsel::HSI16,
|
|
|
|
AdcClockSource::PLLPCLK => Adcsel::PLLPCLK,
|
|
|
|
AdcClockSource::SYSCLK => Adcsel::SYSCLK,
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
impl Default for AdcClockSource {
|
|
|
|
fn default() -> Self {
|
|
|
|
Self::HSI16
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2021-06-16 15:12:07 +02:00
|
|
|
/// Clocks configutation
|
|
|
|
pub struct Config {
|
2022-01-04 11:18:59 +01:00
|
|
|
pub mux: ClockSrc,
|
|
|
|
pub ahb_pre: AHBPrescaler,
|
2022-04-20 13:49:59 +02:00
|
|
|
pub shd_ahb_pre: AHBPrescaler,
|
2022-01-04 11:18:59 +01:00
|
|
|
pub apb1_pre: APBPrescaler,
|
|
|
|
pub apb2_pre: APBPrescaler,
|
2023-07-15 13:40:23 +02:00
|
|
|
pub rtc_mux: RtcClockSource,
|
2023-09-18 01:41:45 +02:00
|
|
|
pub lse: Option<Hertz>,
|
|
|
|
pub lsi: bool,
|
2023-09-05 12:14:04 +02:00
|
|
|
pub adc_clock_source: AdcClockSource,
|
2021-06-16 15:12:07 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
impl Default for Config {
|
|
|
|
#[inline]
|
|
|
|
fn default() -> Config {
|
|
|
|
Config {
|
2022-04-20 13:49:59 +02:00
|
|
|
mux: ClockSrc::MSI(MSIRange::default()),
|
2023-09-17 00:41:11 +02:00
|
|
|
ahb_pre: AHBPrescaler::DIV1,
|
|
|
|
shd_ahb_pre: AHBPrescaler::DIV1,
|
|
|
|
apb1_pre: APBPrescaler::DIV1,
|
|
|
|
apb2_pre: APBPrescaler::DIV1,
|
2023-08-27 16:41:31 +02:00
|
|
|
rtc_mux: RtcClockSource::LSI,
|
2023-09-18 01:41:45 +02:00
|
|
|
lsi: true,
|
|
|
|
lse: None,
|
2023-09-05 12:14:04 +02:00
|
|
|
adc_clock_source: AdcClockSource::default(),
|
2021-06-16 15:12:07 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2023-07-15 13:40:23 +02:00
|
|
|
#[repr(u8)]
|
|
|
|
pub enum Lsedrv {
|
|
|
|
Low = 0,
|
|
|
|
MediumLow = 1,
|
|
|
|
MediumHigh = 2,
|
|
|
|
High = 3,
|
|
|
|
}
|
|
|
|
|
2022-01-04 23:58:13 +01:00
|
|
|
pub(crate) unsafe fn init(config: Config) {
|
2022-04-20 13:49:59 +02:00
|
|
|
let (sys_clk, sw, vos) = match config.mux {
|
2023-09-18 03:00:59 +02:00
|
|
|
ClockSrc::HSI16 => (HSI_FREQ.0, 0x01, VoltageScale::RANGE2),
|
|
|
|
ClockSrc::HSE32 => (HSE32_FREQ.0, 0x02, VoltageScale::RANGE1),
|
2022-06-26 22:59:39 +02:00
|
|
|
ClockSrc::MSI(range) => (range.freq(), 0x00, range.vos()),
|
2022-01-04 23:58:13 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
let ahb_freq: u32 = match config.ahb_pre {
|
2023-09-17 00:41:11 +02:00
|
|
|
AHBPrescaler::DIV1 => sys_clk,
|
2022-01-04 23:58:13 +01:00
|
|
|
pre => {
|
|
|
|
let pre: u8 = pre.into();
|
|
|
|
let pre = 1 << (pre as u32 - 7);
|
|
|
|
sys_clk / pre
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2022-04-20 13:49:59 +02:00
|
|
|
let shd_ahb_freq: u32 = match config.shd_ahb_pre {
|
2023-09-17 00:41:11 +02:00
|
|
|
AHBPrescaler::DIV1 => sys_clk,
|
2022-04-20 13:49:59 +02:00
|
|
|
pre => {
|
|
|
|
let pre: u8 = pre.into();
|
|
|
|
let pre = 1 << (pre as u32 - 7);
|
|
|
|
sys_clk / pre
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2022-01-04 23:58:13 +01:00
|
|
|
let (apb1_freq, apb1_tim_freq) = match config.apb1_pre {
|
2023-09-17 00:41:11 +02:00
|
|
|
APBPrescaler::DIV1 => (ahb_freq, ahb_freq),
|
2022-01-04 23:58:13 +01:00
|
|
|
pre => {
|
|
|
|
let pre: u8 = pre.into();
|
|
|
|
let pre: u8 = 1 << (pre - 3);
|
|
|
|
let freq = ahb_freq / pre as u32;
|
|
|
|
(freq, freq * 2)
|
2021-06-16 15:12:07 +02:00
|
|
|
}
|
2022-01-04 23:58:13 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
let (apb2_freq, apb2_tim_freq) = match config.apb2_pre {
|
2023-09-17 00:41:11 +02:00
|
|
|
APBPrescaler::DIV1 => (ahb_freq, ahb_freq),
|
2022-01-04 23:58:13 +01:00
|
|
|
pre => {
|
|
|
|
let pre: u8 = pre.into();
|
|
|
|
let pre: u8 = 1 << (pre - 3);
|
2023-03-17 04:21:39 +01:00
|
|
|
let freq = ahb_freq / pre as u32;
|
2022-01-04 23:58:13 +01:00
|
|
|
(freq, freq * 2)
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2022-04-20 13:49:59 +02:00
|
|
|
// Adjust flash latency
|
|
|
|
let flash_clk_src_freq: u32 = shd_ahb_freq;
|
|
|
|
let ws = match vos {
|
2023-09-18 03:00:59 +02:00
|
|
|
VoltageScale::RANGE1 => match flash_clk_src_freq {
|
2022-04-20 13:49:59 +02:00
|
|
|
0..=18_000_000 => 0b000,
|
|
|
|
18_000_001..=36_000_000 => 0b001,
|
|
|
|
_ => 0b010,
|
|
|
|
},
|
2023-09-18 03:00:59 +02:00
|
|
|
VoltageScale::RANGE2 => match flash_clk_src_freq {
|
2022-04-20 13:49:59 +02:00
|
|
|
0..=6_000_000 => 0b000,
|
|
|
|
6_000_001..=12_000_000 => 0b001,
|
|
|
|
_ => 0b010,
|
|
|
|
},
|
2023-09-18 03:00:59 +02:00
|
|
|
_ => unreachable!(),
|
2022-04-20 13:49:59 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
FLASH.acr().modify(|w| {
|
|
|
|
w.set_latency(ws);
|
|
|
|
});
|
|
|
|
|
|
|
|
while FLASH.acr().read().latency() != ws {}
|
|
|
|
|
2023-09-09 01:20:58 +02:00
|
|
|
// Enables the LSI if configured
|
2023-09-18 01:41:45 +02:00
|
|
|
BackupDomain::configure_ls(config.rtc_mux, config.lsi, config.lse.map(|_| Default::default()));
|
2023-07-15 13:40:23 +02:00
|
|
|
|
2022-06-26 22:59:39 +02:00
|
|
|
match config.mux {
|
|
|
|
ClockSrc::HSI16 => {
|
|
|
|
// Enable HSI16
|
|
|
|
RCC.cr().write(|w| w.set_hsion(true));
|
|
|
|
while !RCC.cr().read().hsirdy() {}
|
|
|
|
}
|
|
|
|
ClockSrc::HSE32 => {
|
|
|
|
// Enable HSE32
|
|
|
|
RCC.cr().write(|w| {
|
|
|
|
w.set_hsebyppwr(true);
|
|
|
|
w.set_hseon(true);
|
|
|
|
});
|
|
|
|
while !RCC.cr().read().hserdy() {}
|
|
|
|
}
|
|
|
|
ClockSrc::MSI(range) => {
|
|
|
|
let cr = RCC.cr().read();
|
|
|
|
assert!(!cr.msion() || cr.msirdy());
|
|
|
|
RCC.cr().write(|w| {
|
|
|
|
w.set_msirgsel(true);
|
|
|
|
w.set_msirange(range.into());
|
|
|
|
w.set_msion(true);
|
2023-07-15 13:40:23 +02:00
|
|
|
|
2023-10-03 23:45:05 +02:00
|
|
|
if config.rtc_mux == RtcClockSource::LSE {
|
2023-07-15 13:40:23 +02:00
|
|
|
// If LSE is enabled, enable calibration of MSI
|
|
|
|
w.set_msipllen(true);
|
|
|
|
} else {
|
|
|
|
w.set_msipllen(false);
|
|
|
|
}
|
2022-06-26 22:59:39 +02:00
|
|
|
});
|
|
|
|
while !RCC.cr().read().msirdy() {}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
RCC.extcfgr().modify(|w| {
|
2023-09-17 00:41:11 +02:00
|
|
|
if config.shd_ahb_pre == AHBPrescaler::DIV1 {
|
2022-06-26 22:59:39 +02:00
|
|
|
w.set_shdhpre(0);
|
|
|
|
} else {
|
|
|
|
w.set_shdhpre(config.shd_ahb_pre.into());
|
|
|
|
}
|
|
|
|
});
|
|
|
|
|
|
|
|
RCC.cfgr().modify(|w| {
|
|
|
|
w.set_sw(sw.into());
|
2023-09-17 00:41:11 +02:00
|
|
|
w.set_hpre(config.ahb_pre);
|
2022-06-26 22:59:39 +02:00
|
|
|
w.set_ppre1(config.apb1_pre.into());
|
|
|
|
w.set_ppre2(config.apb2_pre.into());
|
|
|
|
});
|
|
|
|
|
2023-09-05 12:14:04 +02:00
|
|
|
// ADC clock MUX
|
|
|
|
RCC.ccipr().modify(|w| w.set_adcsel(config.adc_clock_source.adcsel()));
|
|
|
|
|
2022-06-26 22:59:39 +02:00
|
|
|
// TODO: switch voltage range
|
|
|
|
|
2022-01-04 23:58:13 +01:00
|
|
|
set_freqs(Clocks {
|
2022-07-11 00:36:10 +02:00
|
|
|
sys: Hertz(sys_clk),
|
|
|
|
ahb1: Hertz(ahb_freq),
|
|
|
|
ahb2: Hertz(ahb_freq),
|
|
|
|
ahb3: Hertz(shd_ahb_freq),
|
|
|
|
apb1: Hertz(apb1_freq),
|
|
|
|
apb2: Hertz(apb2_freq),
|
2022-06-26 22:59:39 +02:00
|
|
|
apb3: Hertz(shd_ahb_freq),
|
2022-07-11 00:36:10 +02:00
|
|
|
apb1_tim: Hertz(apb1_tim_freq),
|
|
|
|
apb2_tim: Hertz(apb2_tim_freq),
|
2022-01-04 23:58:13 +01:00
|
|
|
});
|
2021-06-16 15:12:07 +02:00
|
|
|
}
|