Update with more docs and less panics

This commit is contained in:
James Munns 2023-12-20 14:14:14 +01:00
parent 258afe2270
commit 032744ab6a

View File

@ -100,6 +100,10 @@ pub enum Error {
Parity, Parity,
/// Triggered when the received character didn't have a valid stop bit. /// Triggered when the received character didn't have a valid stop bit.
Framing, Framing,
/// There was an issue when calculating the number of transferred items
/// in an aborted DMA transaction. This is likely an error in the
/// driver implementation, please open an embassy issue.
Calculation,
} }
pub struct DmaState { pub struct DmaState {
@ -248,13 +252,13 @@ impl<'d, T: Instance, M: Mode> UartRx<'d, T, M> {
pub fn blocking_read(&mut self, mut buffer: &mut [u8]) -> Result<(), Error> { pub fn blocking_read(&mut self, mut buffer: &mut [u8]) -> Result<(), Error> {
while buffer.len() > 0 { while buffer.len() > 0 {
let received = self.drain_fifo(buffer)?; let received = self.drain_fifo(buffer).map_err(|(_i, e)| e)?;
buffer = &mut buffer[received..]; buffer = &mut buffer[received..];
} }
Ok(()) Ok(())
} }
fn drain_fifo(&mut self, buffer: &mut [u8]) -> Result<usize, Error> { fn drain_fifo(&mut self, buffer: &mut [u8]) -> Result<usize, (usize, Error)> {
let r = T::regs(); let r = T::regs();
for (i, b) in buffer.iter_mut().enumerate() { for (i, b) in buffer.iter_mut().enumerate() {
if r.uartfr().read().rxfe() { if r.uartfr().read().rxfe() {
@ -264,13 +268,13 @@ impl<'d, T: Instance, M: Mode> UartRx<'d, T, M> {
let dr = r.uartdr().read(); let dr = r.uartdr().read();
if dr.oe() { if dr.oe() {
return Err(Error::Overrun); return Err((i, Error::Overrun));
} else if dr.be() { } else if dr.be() {
return Err(Error::Break); return Err((i, Error::Break));
} else if dr.pe() { } else if dr.pe() {
return Err(Error::Parity); return Err((i, Error::Parity));
} else if dr.fe() { } else if dr.fe() {
return Err(Error::Framing); return Err((i, Error::Framing));
} else { } else {
*b = dr.data(); *b = dr.data();
} }
@ -357,7 +361,7 @@ impl<'d, T: Instance> UartRx<'d, T, Async> {
} { } {
Ok(len) if len < buffer.len() => &mut buffer[len..], Ok(len) if len < buffer.len() => &mut buffer[len..],
Ok(_) => return Ok(()), Ok(_) => return Ok(()),
Err(e) => return Err(e), Err((_i, e)) => return Err(e),
}; };
// start a dma transfer. if errors have happened in the interim some error // start a dma transfer. if errors have happened in the interim some error
@ -393,14 +397,33 @@ impl<'d, T: Instance> UartRx<'d, T, Async> {
) )
.await; .await;
let mut did_finish = false;
let errors = match transfer_result { let errors = match transfer_result {
Either::First(()) => return Ok(()), Either::First(()) => {
Either::Second(e) => e, // We're here because the DMA finished, BUT if an error occurred on the LAST
// byte, then we may still need to grab the error state!
did_finish = true;
Uartris(T::dma_state().rx_errs.swap(0, Ordering::Relaxed) as u32)
}
Either::Second(e) => {
// We're here because we errored, which means this is the error that
// was problematic.
e
}
}; };
// If we got no error, just return at this point
if errors.0 == 0 { if errors.0 == 0 {
return Ok(()); return Ok(());
} else if errors.oeris() { }
// If we DID get an error, and DID finish, we'll have one error byte left in the FIFO.
// Pop it since we are reporting the error on THIS transaction.
if did_finish {
let _ = T::regs().uartdr().read();
}
if errors.oeris() {
return Err(Error::Overrun); return Err(Error::Overrun);
} else if errors.beris() { } else if errors.beris() {
return Err(Error::Break); return Err(Error::Break);
@ -412,6 +435,14 @@ impl<'d, T: Instance> UartRx<'d, T, Async> {
unreachable!("unrecognized rx error"); unreachable!("unrecognized rx error");
} }
/// Read from the UART, until one of the following occurs:
///
/// * We read `buffer.len()` bytes without a line break
/// * returns `Ok(buffer)`
/// * We read `n` bytes then a line break occurs
/// * returns `Ok(&mut buffer[..n])`
/// * We encounter some error OTHER than a line break
/// * returns `Err(Error)`
pub async fn read_to_break<'a>(&mut self, buffer: &'a mut [u8]) -> Result<&'a mut [u8], Error> { pub async fn read_to_break<'a>(&mut self, buffer: &'a mut [u8]) -> Result<&'a mut [u8], Error> {
// clear error flags before we drain the fifo. errors that have accumulated // clear error flags before we drain the fifo. errors that have accumulated
// in the flags will also be present in the fifo. // in the flags will also be present in the fifo.
@ -429,9 +460,14 @@ impl<'d, T: Instance> UartRx<'d, T, Async> {
let limit = buffer.len().min(32); let limit = buffer.len().min(32);
self.drain_fifo(&mut buffer[0..limit]) self.drain_fifo(&mut buffer[0..limit])
} { } {
// Drained fifo, still some room left!
Ok(len) if len < buffer.len() => &mut buffer[len..], Ok(len) if len < buffer.len() => &mut buffer[len..],
// Drained (some/all of the fifo), no room left
Ok(_) => return Ok(buffer), Ok(_) => return Ok(buffer),
Err(e) => return Err(e), // We got a break WHILE draining the FIFO, return what we did get before the break
Err((i, Error::Break)) => return Ok(&mut buffer[..i]),
// Some other error, just return the error
Err((_i, e)) => return Err(e),
}; };
// start a dma transfer. if errors have happened in the interim some error // start a dma transfer. if errors have happened in the interim some error
@ -467,27 +503,62 @@ impl<'d, T: Instance> UartRx<'d, T, Async> {
) )
.await; .await;
let mut did_finish = false;
// Figure out our error state
let errors = match transfer_result { let errors = match transfer_result {
Either::First(()) => return Ok(buffer), Either::First(()) => {
Either::Second(e) => e, // We're here because the DMA finished, BUT if an error occurred on the LAST
// byte, then we may still need to grab the error state!
did_finish = true;
Uartris(T::dma_state().rx_errs.swap(0, Ordering::Relaxed) as u32)
}
Either::Second(e) => {
// We're here because we errored, which means this is the error that
// was problematic.
e
}
}; };
if errors.0 == 0 { if errors.0 == 0 {
// No errors? That means we filled the buffer without a line break.
return Ok(buffer); return Ok(buffer);
} else if errors.oeris() {
return Err(Error::Overrun);
} else if errors.beris() { } else if errors.beris() {
// Begin "James is a chicken" region - I'm not certain if there is ever // We got a Line Break! By this point, we've finished/aborted the DMA
// a case where the write addr WOULDN'T exist between the start and end. // transaction, which means that we need to figure out where it left off
// This assert checks that and hasn't fired (yet). // by looking at the write_addr.
//
// First, we do a sanity check to make sure the write value is within the
// range of DMA we just did.
let sval = buffer.as_ptr() as usize; let sval = buffer.as_ptr() as usize;
let eval = sval + buffer.len(); let eval = sval + buffer.len();
// Note: the `write_addr()` is where the NEXT write would be, BUT we also
// received one extra byte that represents the line break. // Note: the `write_addr()` is where the NEXT write would be.
let val = ch.regs().write_addr().read() as usize - 1; let mut last_written = ch.regs().write_addr().read() as usize;
assert!((val >= sval) && (val <= eval));
let taken = val - sval; // Did we finish the whole DMA transfer?
if !did_finish {
// No, we did not! We stopped because we got a line break. That means the
// DMA transferred one "garbage byte" from the FIFO that held an error.
last_written -= 1;
} else {
// We did finish and got a "late break", where the interrupt error fired AFTER
// we got the last byte. Pop that from the FIFO so we don't trip on it next time.
let dr = T::regs().uartdr().read();
if !dr.be() {
// Got an error after DMA but no error in the FIFO?
return Err(Error::Calculation);
}
}
// If we DON'T end up inside the range, something has gone really wrong.
if (last_written < sval) || (last_written > eval) {
return Err(Error::Calculation);
}
let taken = last_written - sval;
return Ok(&mut buffer[..taken]); return Ok(&mut buffer[..taken]);
} else if errors.oeris() {
return Err(Error::Overrun);
} else if errors.peris() { } else if errors.peris() {
return Err(Error::Parity); return Err(Error::Parity);
} else if errors.feris() { } else if errors.feris() {
@ -889,6 +960,7 @@ impl embedded_hal_nb::serial::Error for Error {
Self::Break => embedded_hal_nb::serial::ErrorKind::Other, Self::Break => embedded_hal_nb::serial::ErrorKind::Other,
Self::Overrun => embedded_hal_nb::serial::ErrorKind::Overrun, Self::Overrun => embedded_hal_nb::serial::ErrorKind::Overrun,
Self::Parity => embedded_hal_nb::serial::ErrorKind::Parity, Self::Parity => embedded_hal_nb::serial::ErrorKind::Parity,
Self::Calculation => embedded_hal_nb::serial::ErrorKind::Other,
} }
} }
} }