From bdc3ada4b212a4f43190ec1563f2e1deafc175ea Mon Sep 17 00:00:00 2001 From: Dario Nieuwenhuis Date: Sun, 16 May 2021 02:57:46 +0200 Subject: [PATCH] WIP: dma --- .vscode/settings.json | 1 - embassy-stm32-examples/Cargo.toml | 3 +- embassy-stm32-examples/src/bin/can.rs_ | 57 - embassy-stm32-examples/src/bin/exti.rs_ | 57 - embassy-stm32-examples/src/bin/rtc_async.rs_ | 39 - embassy-stm32-examples/src/bin/serial.rs_ | 80 - embassy-stm32-examples/src/bin/usart_dma.rs | 89 + embassy-stm32-examples/src/bin/usb_serial.rs_ | 117 - embassy-stm32/gen.py | 3 +- embassy-stm32/src/dma.rs | 31 - embassy-stm32/src/dma/dma_v2.rs | 167 + embassy-stm32/src/dma/mod.rs | 44 + embassy-stm32/src/lib.rs | 18 + embassy-stm32/src/pac/regs.rs | 12872 ++++++++-------- embassy-stm32/src/pac/stm32f401cb.rs | 32 +- embassy-stm32/src/pac/stm32f401cc.rs | 32 +- embassy-stm32/src/pac/stm32f401cd.rs | 32 +- embassy-stm32/src/pac/stm32f401ce.rs | 32 +- embassy-stm32/src/pac/stm32f401rb.rs | 32 +- embassy-stm32/src/pac/stm32f401rc.rs | 32 +- embassy-stm32/src/pac/stm32f401rd.rs | 32 +- embassy-stm32/src/pac/stm32f401re.rs | 32 +- embassy-stm32/src/pac/stm32f401vb.rs | 32 +- embassy-stm32/src/pac/stm32f401vc.rs | 32 +- embassy-stm32/src/pac/stm32f401vd.rs | 32 +- embassy-stm32/src/pac/stm32f401ve.rs | 32 +- embassy-stm32/src/pac/stm32f405oe.rs | 32 +- embassy-stm32/src/pac/stm32f405og.rs | 32 +- embassy-stm32/src/pac/stm32f405rg.rs | 32 +- embassy-stm32/src/pac/stm32f405vg.rs | 32 +- embassy-stm32/src/pac/stm32f405zg.rs | 32 +- embassy-stm32/src/pac/stm32f407ie.rs | 32 +- embassy-stm32/src/pac/stm32f407ig.rs | 32 +- embassy-stm32/src/pac/stm32f407ve.rs | 32 +- embassy-stm32/src/pac/stm32f407vg.rs | 32 +- embassy-stm32/src/pac/stm32f407ze.rs | 32 +- embassy-stm32/src/pac/stm32f407zg.rs | 32 +- embassy-stm32/src/pac/stm32f410c8.rs | 32 +- embassy-stm32/src/pac/stm32f410cb.rs | 32 +- embassy-stm32/src/pac/stm32f410r8.rs | 32 +- embassy-stm32/src/pac/stm32f410rb.rs | 32 +- embassy-stm32/src/pac/stm32f410t8.rs | 32 +- embassy-stm32/src/pac/stm32f410tb.rs | 32 +- embassy-stm32/src/pac/stm32f411cc.rs | 32 +- embassy-stm32/src/pac/stm32f411ce.rs | 32 +- embassy-stm32/src/pac/stm32f411rc.rs | 32 +- embassy-stm32/src/pac/stm32f411re.rs | 32 +- embassy-stm32/src/pac/stm32f411vc.rs | 32 +- embassy-stm32/src/pac/stm32f411ve.rs | 32 +- embassy-stm32/src/pac/stm32f412ce.rs | 32 +- embassy-stm32/src/pac/stm32f412cg.rs | 32 +- embassy-stm32/src/pac/stm32f412re.rs | 32 +- embassy-stm32/src/pac/stm32f412rg.rs | 32 +- embassy-stm32/src/pac/stm32f412ve.rs | 32 +- embassy-stm32/src/pac/stm32f412vg.rs | 32 +- embassy-stm32/src/pac/stm32f412ze.rs | 32 +- embassy-stm32/src/pac/stm32f412zg.rs | 32 +- embassy-stm32/src/pac/stm32f413cg.rs | 32 +- embassy-stm32/src/pac/stm32f413ch.rs | 32 +- embassy-stm32/src/pac/stm32f413mg.rs | 32 +- embassy-stm32/src/pac/stm32f413mh.rs | 32 +- embassy-stm32/src/pac/stm32f413rg.rs | 32 +- embassy-stm32/src/pac/stm32f413rh.rs | 32 +- embassy-stm32/src/pac/stm32f413vg.rs | 32 +- embassy-stm32/src/pac/stm32f413vh.rs | 32 +- embassy-stm32/src/pac/stm32f413zg.rs | 32 +- embassy-stm32/src/pac/stm32f413zh.rs | 32 +- embassy-stm32/src/pac/stm32f415og.rs | 32 +- embassy-stm32/src/pac/stm32f415rg.rs | 32 +- embassy-stm32/src/pac/stm32f415vg.rs | 32 +- embassy-stm32/src/pac/stm32f415zg.rs | 32 +- embassy-stm32/src/pac/stm32f417ie.rs | 32 +- embassy-stm32/src/pac/stm32f417ig.rs | 32 +- embassy-stm32/src/pac/stm32f417ve.rs | 32 +- embassy-stm32/src/pac/stm32f417vg.rs | 32 +- embassy-stm32/src/pac/stm32f417ze.rs | 32 +- embassy-stm32/src/pac/stm32f417zg.rs | 32 +- embassy-stm32/src/pac/stm32f423ch.rs | 32 +- embassy-stm32/src/pac/stm32f423mh.rs | 32 +- embassy-stm32/src/pac/stm32f423rh.rs | 32 +- embassy-stm32/src/pac/stm32f423vh.rs | 32 +- embassy-stm32/src/pac/stm32f423zh.rs | 32 +- embassy-stm32/src/pac/stm32f427ag.rs | 32 +- embassy-stm32/src/pac/stm32f427ai.rs | 32 +- embassy-stm32/src/pac/stm32f427ig.rs | 32 +- embassy-stm32/src/pac/stm32f427ii.rs | 32 +- embassy-stm32/src/pac/stm32f427vg.rs | 32 +- embassy-stm32/src/pac/stm32f427vi.rs | 32 +- embassy-stm32/src/pac/stm32f427zg.rs | 32 +- embassy-stm32/src/pac/stm32f427zi.rs | 32 +- embassy-stm32/src/pac/stm32f429ag.rs | 32 +- embassy-stm32/src/pac/stm32f429ai.rs | 32 +- embassy-stm32/src/pac/stm32f429be.rs | 32 +- embassy-stm32/src/pac/stm32f429bg.rs | 32 +- embassy-stm32/src/pac/stm32f429bi.rs | 32 +- embassy-stm32/src/pac/stm32f429ie.rs | 32 +- embassy-stm32/src/pac/stm32f429ig.rs | 32 +- embassy-stm32/src/pac/stm32f429ii.rs | 32 +- embassy-stm32/src/pac/stm32f429ne.rs | 32 +- embassy-stm32/src/pac/stm32f429ng.rs | 32 +- embassy-stm32/src/pac/stm32f429ni.rs | 32 +- embassy-stm32/src/pac/stm32f429ve.rs | 32 +- embassy-stm32/src/pac/stm32f429vg.rs | 32 +- embassy-stm32/src/pac/stm32f429vi.rs | 32 +- embassy-stm32/src/pac/stm32f429ze.rs | 32 +- embassy-stm32/src/pac/stm32f429zg.rs | 32 +- embassy-stm32/src/pac/stm32f429zi.rs | 32 +- embassy-stm32/src/pac/stm32f437ai.rs | 32 +- embassy-stm32/src/pac/stm32f437ig.rs | 32 +- embassy-stm32/src/pac/stm32f437ii.rs | 32 +- embassy-stm32/src/pac/stm32f437vg.rs | 32 +- embassy-stm32/src/pac/stm32f437vi.rs | 32 +- embassy-stm32/src/pac/stm32f437zg.rs | 32 +- embassy-stm32/src/pac/stm32f437zi.rs | 32 +- embassy-stm32/src/pac/stm32f439ai.rs | 32 +- embassy-stm32/src/pac/stm32f439bg.rs | 32 +- embassy-stm32/src/pac/stm32f439bi.rs | 32 +- embassy-stm32/src/pac/stm32f439ig.rs | 32 +- embassy-stm32/src/pac/stm32f439ii.rs | 32 +- embassy-stm32/src/pac/stm32f439ng.rs | 32 +- embassy-stm32/src/pac/stm32f439ni.rs | 32 +- embassy-stm32/src/pac/stm32f439vg.rs | 32 +- embassy-stm32/src/pac/stm32f439vi.rs | 32 +- embassy-stm32/src/pac/stm32f439zg.rs | 32 +- embassy-stm32/src/pac/stm32f439zi.rs | 32 +- embassy-stm32/src/pac/stm32f446mc.rs | 32 +- embassy-stm32/src/pac/stm32f446me.rs | 32 +- embassy-stm32/src/pac/stm32f446rc.rs | 32 +- embassy-stm32/src/pac/stm32f446re.rs | 32 +- embassy-stm32/src/pac/stm32f446vc.rs | 32 +- embassy-stm32/src/pac/stm32f446ve.rs | 32 +- embassy-stm32/src/pac/stm32f446zc.rs | 32 +- embassy-stm32/src/pac/stm32f446ze.rs | 32 +- embassy-stm32/src/pac/stm32f469ae.rs | 32 +- embassy-stm32/src/pac/stm32f469ag.rs | 32 +- embassy-stm32/src/pac/stm32f469ai.rs | 32 +- embassy-stm32/src/pac/stm32f469be.rs | 32 +- embassy-stm32/src/pac/stm32f469bg.rs | 32 +- embassy-stm32/src/pac/stm32f469bi.rs | 32 +- embassy-stm32/src/pac/stm32f469ie.rs | 32 +- embassy-stm32/src/pac/stm32f469ig.rs | 32 +- embassy-stm32/src/pac/stm32f469ii.rs | 32 +- embassy-stm32/src/pac/stm32f469ne.rs | 32 +- embassy-stm32/src/pac/stm32f469ng.rs | 32 +- embassy-stm32/src/pac/stm32f469ni.rs | 32 +- embassy-stm32/src/pac/stm32f469ve.rs | 32 +- embassy-stm32/src/pac/stm32f469vg.rs | 32 +- embassy-stm32/src/pac/stm32f469vi.rs | 32 +- embassy-stm32/src/pac/stm32f469ze.rs | 32 +- embassy-stm32/src/pac/stm32f469zg.rs | 32 +- embassy-stm32/src/pac/stm32f469zi.rs | 32 +- embassy-stm32/src/pac/stm32f479ag.rs | 32 +- embassy-stm32/src/pac/stm32f479ai.rs | 32 +- embassy-stm32/src/pac/stm32f479bg.rs | 32 +- embassy-stm32/src/pac/stm32f479bi.rs | 32 +- embassy-stm32/src/pac/stm32f479ig.rs | 32 +- embassy-stm32/src/pac/stm32f479ii.rs | 32 +- embassy-stm32/src/pac/stm32f479ng.rs | 32 +- embassy-stm32/src/pac/stm32f479ni.rs | 32 +- embassy-stm32/src/pac/stm32f479vg.rs | 32 +- embassy-stm32/src/pac/stm32f479vi.rs | 32 +- embassy-stm32/src/pac/stm32f479zg.rs | 32 +- embassy-stm32/src/pac/stm32f479zi.rs | 32 +- embassy-stm32/src/pac/stm32h723ve.rs | 32 +- embassy-stm32/src/pac/stm32h723vg.rs | 32 +- embassy-stm32/src/pac/stm32h723ze.rs | 32 +- embassy-stm32/src/pac/stm32h723zg.rs | 32 +- embassy-stm32/src/pac/stm32h725ae.rs | 32 +- embassy-stm32/src/pac/stm32h725ag.rs | 32 +- embassy-stm32/src/pac/stm32h725ie.rs | 32 +- embassy-stm32/src/pac/stm32h725ig.rs | 32 +- embassy-stm32/src/pac/stm32h725re.rs | 32 +- embassy-stm32/src/pac/stm32h725rg.rs | 32 +- embassy-stm32/src/pac/stm32h725ve.rs | 32 +- embassy-stm32/src/pac/stm32h725vg.rs | 32 +- embassy-stm32/src/pac/stm32h725ze.rs | 32 +- embassy-stm32/src/pac/stm32h725zg.rs | 32 +- embassy-stm32/src/pac/stm32h730ab.rs | 32 +- embassy-stm32/src/pac/stm32h730ib.rs | 32 +- embassy-stm32/src/pac/stm32h730vb.rs | 32 +- embassy-stm32/src/pac/stm32h730zb.rs | 32 +- embassy-stm32/src/pac/stm32h733vg.rs | 32 +- embassy-stm32/src/pac/stm32h733zg.rs | 32 +- embassy-stm32/src/pac/stm32h735ag.rs | 32 +- embassy-stm32/src/pac/stm32h735ig.rs | 32 +- embassy-stm32/src/pac/stm32h735rg.rs | 32 +- embassy-stm32/src/pac/stm32h735vg.rs | 32 +- embassy-stm32/src/pac/stm32h735zg.rs | 32 +- embassy-stm32/src/pac/stm32h742ag.rs | 32 +- embassy-stm32/src/pac/stm32h742ai.rs | 32 +- embassy-stm32/src/pac/stm32h742bg.rs | 32 +- embassy-stm32/src/pac/stm32h742bi.rs | 32 +- embassy-stm32/src/pac/stm32h742ig.rs | 32 +- embassy-stm32/src/pac/stm32h742ii.rs | 32 +- embassy-stm32/src/pac/stm32h742vg.rs | 32 +- embassy-stm32/src/pac/stm32h742vi.rs | 32 +- embassy-stm32/src/pac/stm32h742xg.rs | 32 +- embassy-stm32/src/pac/stm32h742xi.rs | 32 +- embassy-stm32/src/pac/stm32h742zg.rs | 32 +- embassy-stm32/src/pac/stm32h742zi.rs | 32 +- embassy-stm32/src/pac/stm32h743ag.rs | 32 +- embassy-stm32/src/pac/stm32h743ai.rs | 32 +- embassy-stm32/src/pac/stm32h743bg.rs | 32 +- embassy-stm32/src/pac/stm32h743bi.rs | 32 +- embassy-stm32/src/pac/stm32h743ig.rs | 32 +- embassy-stm32/src/pac/stm32h743ii.rs | 32 +- embassy-stm32/src/pac/stm32h743vg.rs | 32 +- embassy-stm32/src/pac/stm32h743vi.rs | 32 +- embassy-stm32/src/pac/stm32h743xg.rs | 32 +- embassy-stm32/src/pac/stm32h743xi.rs | 32 +- embassy-stm32/src/pac/stm32h743zg.rs | 32 +- embassy-stm32/src/pac/stm32h743zi.rs | 32 +- embassy-stm32/src/pac/stm32h745bg.rs | 32 +- embassy-stm32/src/pac/stm32h745bi.rs | 32 +- embassy-stm32/src/pac/stm32h745ig.rs | 32 +- embassy-stm32/src/pac/stm32h745ii.rs | 32 +- embassy-stm32/src/pac/stm32h745xg.rs | 32 +- embassy-stm32/src/pac/stm32h745xi.rs | 32 +- embassy-stm32/src/pac/stm32h745zg.rs | 32 +- embassy-stm32/src/pac/stm32h745zi.rs | 32 +- embassy-stm32/src/pac/stm32h747ag.rs | 32 +- embassy-stm32/src/pac/stm32h747ai.rs | 32 +- embassy-stm32/src/pac/stm32h747bg.rs | 32 +- embassy-stm32/src/pac/stm32h747bi.rs | 32 +- embassy-stm32/src/pac/stm32h747ig.rs | 32 +- embassy-stm32/src/pac/stm32h747ii.rs | 32 +- embassy-stm32/src/pac/stm32h747xg.rs | 32 +- embassy-stm32/src/pac/stm32h747xi.rs | 32 +- embassy-stm32/src/pac/stm32h747zi.rs | 32 +- embassy-stm32/src/pac/stm32h750ib.rs | 32 +- embassy-stm32/src/pac/stm32h750vb.rs | 32 +- embassy-stm32/src/pac/stm32h750xb.rs | 32 +- embassy-stm32/src/pac/stm32h750zb.rs | 32 +- embassy-stm32/src/pac/stm32h753ai.rs | 32 +- embassy-stm32/src/pac/stm32h753bi.rs | 32 +- embassy-stm32/src/pac/stm32h753ii.rs | 32 +- embassy-stm32/src/pac/stm32h753vi.rs | 32 +- embassy-stm32/src/pac/stm32h753xi.rs | 32 +- embassy-stm32/src/pac/stm32h753zi.rs | 32 +- embassy-stm32/src/pac/stm32h755bi.rs | 32 +- embassy-stm32/src/pac/stm32h755ii.rs | 32 +- embassy-stm32/src/pac/stm32h755xi.rs | 32 +- embassy-stm32/src/pac/stm32h755zi.rs | 32 +- embassy-stm32/src/pac/stm32h757ai.rs | 32 +- embassy-stm32/src/pac/stm32h757bi.rs | 32 +- embassy-stm32/src/pac/stm32h757ii.rs | 32 +- embassy-stm32/src/pac/stm32h757xi.rs | 32 +- embassy-stm32/src/pac/stm32h757zi.rs | 32 +- embassy-stm32/src/pac/stm32h7a3ag.rs | 32 +- embassy-stm32/src/pac/stm32h7a3ai.rs | 32 +- embassy-stm32/src/pac/stm32h7a3ig.rs | 32 +- embassy-stm32/src/pac/stm32h7a3ii.rs | 32 +- embassy-stm32/src/pac/stm32h7a3lg.rs | 32 +- embassy-stm32/src/pac/stm32h7a3li.rs | 32 +- embassy-stm32/src/pac/stm32h7a3ng.rs | 32 +- embassy-stm32/src/pac/stm32h7a3ni.rs | 32 +- embassy-stm32/src/pac/stm32h7a3qi.rs | 32 +- embassy-stm32/src/pac/stm32h7a3rg.rs | 32 +- embassy-stm32/src/pac/stm32h7a3ri.rs | 32 +- embassy-stm32/src/pac/stm32h7a3vg.rs | 32 +- embassy-stm32/src/pac/stm32h7a3vi.rs | 32 +- embassy-stm32/src/pac/stm32h7a3zg.rs | 32 +- embassy-stm32/src/pac/stm32h7a3zi.rs | 32 +- embassy-stm32/src/pac/stm32h7b0ab.rs | 32 +- embassy-stm32/src/pac/stm32h7b0ib.rs | 32 +- embassy-stm32/src/pac/stm32h7b0rb.rs | 32 +- embassy-stm32/src/pac/stm32h7b0vb.rs | 32 +- embassy-stm32/src/pac/stm32h7b0zb.rs | 32 +- embassy-stm32/src/pac/stm32h7b3ai.rs | 32 +- embassy-stm32/src/pac/stm32h7b3ii.rs | 32 +- embassy-stm32/src/pac/stm32h7b3li.rs | 32 +- embassy-stm32/src/pac/stm32h7b3ni.rs | 32 +- embassy-stm32/src/pac/stm32h7b3qi.rs | 32 +- embassy-stm32/src/pac/stm32h7b3ri.rs | 32 +- embassy-stm32/src/pac/stm32h7b3vi.rs | 32 +- embassy-stm32/src/pac/stm32h7b3zi.rs | 32 +- embassy-stm32/src/pac/stm32l412c8.rs | 32 +- embassy-stm32/src/pac/stm32l412cb.rs | 32 +- embassy-stm32/src/pac/stm32l412k8.rs | 32 +- embassy-stm32/src/pac/stm32l412kb.rs | 32 +- embassy-stm32/src/pac/stm32l412r8.rs | 32 +- embassy-stm32/src/pac/stm32l412rb.rs | 32 +- embassy-stm32/src/pac/stm32l412t8.rs | 32 +- embassy-stm32/src/pac/stm32l412tb.rs | 32 +- embassy-stm32/src/pac/stm32l422cb.rs | 32 +- embassy-stm32/src/pac/stm32l422kb.rs | 32 +- embassy-stm32/src/pac/stm32l422rb.rs | 32 +- embassy-stm32/src/pac/stm32l422tb.rs | 32 +- embassy-stm32/src/pac/stm32l431cb.rs | 32 +- embassy-stm32/src/pac/stm32l431cc.rs | 32 +- embassy-stm32/src/pac/stm32l431kb.rs | 32 +- embassy-stm32/src/pac/stm32l431kc.rs | 32 +- embassy-stm32/src/pac/stm32l431rb.rs | 32 +- embassy-stm32/src/pac/stm32l431rc.rs | 32 +- embassy-stm32/src/pac/stm32l431vc.rs | 32 +- embassy-stm32/src/pac/stm32l432kb.rs | 32 +- embassy-stm32/src/pac/stm32l432kc.rs | 32 +- embassy-stm32/src/pac/stm32l433cb.rs | 32 +- embassy-stm32/src/pac/stm32l433cc.rs | 32 +- embassy-stm32/src/pac/stm32l433rb.rs | 32 +- embassy-stm32/src/pac/stm32l433rc.rs | 32 +- embassy-stm32/src/pac/stm32l433vc.rs | 32 +- embassy-stm32/src/pac/stm32l442kc.rs | 32 +- embassy-stm32/src/pac/stm32l443cc.rs | 32 +- embassy-stm32/src/pac/stm32l443rc.rs | 32 +- embassy-stm32/src/pac/stm32l443vc.rs | 32 +- embassy-stm32/src/pac/stm32l451cc.rs | 32 +- embassy-stm32/src/pac/stm32l451ce.rs | 32 +- embassy-stm32/src/pac/stm32l451rc.rs | 32 +- embassy-stm32/src/pac/stm32l451re.rs | 32 +- embassy-stm32/src/pac/stm32l451vc.rs | 32 +- embassy-stm32/src/pac/stm32l451ve.rs | 32 +- embassy-stm32/src/pac/stm32l452cc.rs | 32 +- embassy-stm32/src/pac/stm32l452ce.rs | 32 +- embassy-stm32/src/pac/stm32l452rc.rs | 32 +- embassy-stm32/src/pac/stm32l452re.rs | 32 +- embassy-stm32/src/pac/stm32l452vc.rs | 32 +- embassy-stm32/src/pac/stm32l452ve.rs | 32 +- embassy-stm32/src/pac/stm32l462ce.rs | 32 +- embassy-stm32/src/pac/stm32l462re.rs | 32 +- embassy-stm32/src/pac/stm32l462ve.rs | 32 +- embassy-stm32/src/pac/stm32l471qe.rs | 32 +- embassy-stm32/src/pac/stm32l471qg.rs | 32 +- embassy-stm32/src/pac/stm32l471re.rs | 32 +- embassy-stm32/src/pac/stm32l471rg.rs | 32 +- embassy-stm32/src/pac/stm32l471ve.rs | 32 +- embassy-stm32/src/pac/stm32l471vg.rs | 32 +- embassy-stm32/src/pac/stm32l471ze.rs | 32 +- embassy-stm32/src/pac/stm32l471zg.rs | 32 +- embassy-stm32/src/pac/stm32l475rc.rs | 32 +- embassy-stm32/src/pac/stm32l475re.rs | 32 +- embassy-stm32/src/pac/stm32l475rg.rs | 32 +- embassy-stm32/src/pac/stm32l475vc.rs | 32 +- embassy-stm32/src/pac/stm32l475ve.rs | 32 +- embassy-stm32/src/pac/stm32l475vg.rs | 32 +- embassy-stm32/src/pac/stm32l476je.rs | 32 +- embassy-stm32/src/pac/stm32l476jg.rs | 32 +- embassy-stm32/src/pac/stm32l476me.rs | 32 +- embassy-stm32/src/pac/stm32l476mg.rs | 32 +- embassy-stm32/src/pac/stm32l476qe.rs | 32 +- embassy-stm32/src/pac/stm32l476qg.rs | 32 +- embassy-stm32/src/pac/stm32l476rc.rs | 32 +- embassy-stm32/src/pac/stm32l476re.rs | 32 +- embassy-stm32/src/pac/stm32l476rg.rs | 32 +- embassy-stm32/src/pac/stm32l476vc.rs | 32 +- embassy-stm32/src/pac/stm32l476ve.rs | 32 +- embassy-stm32/src/pac/stm32l476vg.rs | 32 +- embassy-stm32/src/pac/stm32l476ze.rs | 32 +- embassy-stm32/src/pac/stm32l476zg.rs | 32 +- embassy-stm32/src/pac/stm32l485jc.rs | 32 +- embassy-stm32/src/pac/stm32l485je.rs | 32 +- embassy-stm32/src/pac/stm32l486jg.rs | 32 +- embassy-stm32/src/pac/stm32l486qg.rs | 32 +- embassy-stm32/src/pac/stm32l486rg.rs | 32 +- embassy-stm32/src/pac/stm32l486vg.rs | 32 +- embassy-stm32/src/pac/stm32l486zg.rs | 32 +- embassy-stm32/src/pac/stm32l496ae.rs | 32 +- embassy-stm32/src/pac/stm32l496ag.rs | 32 +- embassy-stm32/src/pac/stm32l496qe.rs | 32 +- embassy-stm32/src/pac/stm32l496qg.rs | 32 +- embassy-stm32/src/pac/stm32l496re.rs | 32 +- embassy-stm32/src/pac/stm32l496rg.rs | 32 +- embassy-stm32/src/pac/stm32l496ve.rs | 32 +- embassy-stm32/src/pac/stm32l496vg.rs | 32 +- embassy-stm32/src/pac/stm32l496wg.rs | 32 +- embassy-stm32/src/pac/stm32l496ze.rs | 32 +- embassy-stm32/src/pac/stm32l496zg.rs | 32 +- embassy-stm32/src/pac/stm32l4a6ag.rs | 32 +- embassy-stm32/src/pac/stm32l4a6qg.rs | 32 +- embassy-stm32/src/pac/stm32l4a6rg.rs | 32 +- embassy-stm32/src/pac/stm32l4a6vg.rs | 32 +- embassy-stm32/src/pac/stm32l4a6zg.rs | 32 +- embassy-stm32/src/pac/stm32l4p5ae.rs | 32 +- embassy-stm32/src/pac/stm32l4p5ag.rs | 32 +- embassy-stm32/src/pac/stm32l4p5ce.rs | 32 +- embassy-stm32/src/pac/stm32l4p5cg.rs | 32 +- embassy-stm32/src/pac/stm32l4p5qe.rs | 32 +- embassy-stm32/src/pac/stm32l4p5qg.rs | 32 +- embassy-stm32/src/pac/stm32l4p5re.rs | 32 +- embassy-stm32/src/pac/stm32l4p5rg.rs | 32 +- embassy-stm32/src/pac/stm32l4p5ve.rs | 32 +- embassy-stm32/src/pac/stm32l4p5vg.rs | 32 +- embassy-stm32/src/pac/stm32l4p5ze.rs | 32 +- embassy-stm32/src/pac/stm32l4p5zg.rs | 32 +- embassy-stm32/src/pac/stm32l4q5ag.rs | 32 +- embassy-stm32/src/pac/stm32l4q5cg.rs | 32 +- embassy-stm32/src/pac/stm32l4q5qg.rs | 32 +- embassy-stm32/src/pac/stm32l4q5rg.rs | 32 +- embassy-stm32/src/pac/stm32l4q5vg.rs | 32 +- embassy-stm32/src/pac/stm32l4q5zg.rs | 32 +- embassy-stm32/src/pac/stm32l4r5ag.rs | 32 +- embassy-stm32/src/pac/stm32l4r5ai.rs | 32 +- embassy-stm32/src/pac/stm32l4r5qg.rs | 32 +- embassy-stm32/src/pac/stm32l4r5qi.rs | 32 +- embassy-stm32/src/pac/stm32l4r5vg.rs | 32 +- embassy-stm32/src/pac/stm32l4r5vi.rs | 32 +- embassy-stm32/src/pac/stm32l4r5zg.rs | 32 +- embassy-stm32/src/pac/stm32l4r5zi.rs | 32 +- embassy-stm32/src/pac/stm32l4r7ai.rs | 32 +- embassy-stm32/src/pac/stm32l4r7vi.rs | 32 +- embassy-stm32/src/pac/stm32l4r7zi.rs | 32 +- embassy-stm32/src/pac/stm32l4r9ag.rs | 32 +- embassy-stm32/src/pac/stm32l4r9ai.rs | 32 +- embassy-stm32/src/pac/stm32l4r9vg.rs | 32 +- embassy-stm32/src/pac/stm32l4r9vi.rs | 32 +- embassy-stm32/src/pac/stm32l4r9zg.rs | 32 +- embassy-stm32/src/pac/stm32l4r9zi.rs | 32 +- embassy-stm32/src/pac/stm32l4s5ai.rs | 32 +- embassy-stm32/src/pac/stm32l4s5qi.rs | 32 +- embassy-stm32/src/pac/stm32l4s5vi.rs | 32 +- embassy-stm32/src/pac/stm32l4s5zi.rs | 32 +- embassy-stm32/src/pac/stm32l4s7ai.rs | 32 +- embassy-stm32/src/pac/stm32l4s7vi.rs | 32 +- embassy-stm32/src/pac/stm32l4s7zi.rs | 32 +- embassy-stm32/src/pac/stm32l4s9ai.rs | 32 +- embassy-stm32/src/pac/stm32l4s9vi.rs | 32 +- embassy-stm32/src/pac/stm32l4s9zi.rs | 32 +- embassy-stm32/src/usart/usart_v1.rs | 19 +- embassy-stm32/stm32-data | 2 +- 419 files changed, 13187 insertions(+), 13308 deletions(-) delete mode 100644 embassy-stm32-examples/src/bin/can.rs_ delete mode 100644 embassy-stm32-examples/src/bin/exti.rs_ delete mode 100644 embassy-stm32-examples/src/bin/rtc_async.rs_ delete mode 100644 embassy-stm32-examples/src/bin/serial.rs_ create mode 100644 embassy-stm32-examples/src/bin/usart_dma.rs delete mode 100644 embassy-stm32-examples/src/bin/usb_serial.rs_ delete mode 100644 embassy-stm32/src/dma.rs create mode 100644 embassy-stm32/src/dma/dma_v2.rs create mode 100644 embassy-stm32/src/dma/mod.rs diff --git a/.vscode/settings.json b/.vscode/settings.json index 8a292c0b..ca242662 100644 --- a/.vscode/settings.json +++ b/.vscode/settings.json @@ -1,7 +1,6 @@ { "rust-analyzer.assist.importMergeBehavior": "last", "editor.formatOnSave": true, - "rust-analyzer.cargo.allFeatures": false, "rust-analyzer.checkOnSave.allFeatures": false, "rust-analyzer.checkOnSave.allTargets": false, "rust-analyzer.cargo.target": "thumbv7em-none-eabi", diff --git a/embassy-stm32-examples/Cargo.toml b/embassy-stm32-examples/Cargo.toml index ab6fc6c1..8d1361cf 100644 --- a/embassy-stm32-examples/Cargo.toml +++ b/embassy-stm32-examples/Cargo.toml @@ -28,6 +28,7 @@ defmt-rtt = "0.2.0" cortex-m = "0.7.1" cortex-m-rt = "0.6.13" embedded-hal = { version = "0.2.4" } -panic-probe = "0.1.0" +panic-probe = { version = "0.2.0", features= ["print-defmt"] } futures = { version = "0.3.8", default-features = false, features = ["async-await"] } rtt-target = { version = "0.3", features = ["cortex-m"] } +heapless = "0.7" \ No newline at end of file diff --git a/embassy-stm32-examples/src/bin/can.rs_ b/embassy-stm32-examples/src/bin/can.rs_ deleted file mode 100644 index 72272212..00000000 --- a/embassy-stm32-examples/src/bin/can.rs_ +++ /dev/null @@ -1,57 +0,0 @@ -#![no_std] -#![no_main] -#![feature(trait_alias)] -#![feature(type_alias_impl_trait)] -#![feature(min_type_alias_impl_trait)] -#![feature(impl_trait_in_bindings)] - -#[path = "../example_common.rs"] -mod example_common; -use example_common::{panic, *}; - -use bxcan::filter::Mask32; -use cortex_m_rt::entry; -use embassy::executor::Executor; -use embassy::util::Forever; -use embassy_stm32::hal::prelude::*; -use embassy_stm32::hal::{can::Can, stm32}; -use embassy_stm32::{can, interrupt}; - -#[embassy::task] -async fn run(dp: stm32::Peripherals, _cp: cortex_m::Peripherals) { - let gpioa = dp.GPIOA.split(); - - let rx = gpioa.pa11.into_alternate_af9(); - let tx = gpioa.pa12.into_alternate_af9(); - let mut can = bxcan::Can::new(Can::new(dp.CAN1, (tx, rx))); - - // APB1 (PCLK1): 24MHz, Bit rate: 20kBit/s, Sample Point 87.5% - // Value was calculated with http://www.bittiming.can-wiki.info/ - can.modify_config().set_bit_timing(0x001c_004a); - // Configure filters so that can frames can be received. - can.modify_filters().enable_bank(0, Mask32::accept_all()); - - let mut can = can::Can::new(can, interrupt::take!(CAN1_TX), interrupt::take!(CAN1_RX0)); - - let _frame = can.receive().await; -} - -static EXECUTOR: Forever = Forever::new(); - -#[entry] -fn main() -> ! { - let dp = stm32::Peripherals::take().unwrap(); - let cp = cortex_m::peripheral::Peripherals::take().unwrap(); - - dp.DBGMCU.cr.modify(|_, w| { - w.dbg_sleep().set_bit(); - w.dbg_standby().set_bit(); - w.dbg_stop().set_bit() - }); - dp.RCC.ahb1enr.modify(|_, w| w.dma1en().enabled()); - - let executor = EXECUTOR.put(Executor::new()); - executor.run(|spawner| { - unwrap!(spawner.spawn(run(dp, cp))); - }); -} diff --git a/embassy-stm32-examples/src/bin/exti.rs_ b/embassy-stm32-examples/src/bin/exti.rs_ deleted file mode 100644 index e13b23ba..00000000 --- a/embassy-stm32-examples/src/bin/exti.rs_ +++ /dev/null @@ -1,57 +0,0 @@ -#![no_std] -#![no_main] -#![feature(trait_alias)] -#![feature(min_type_alias_impl_trait)] -#![feature(impl_trait_in_bindings)] -#![feature(type_alias_impl_trait)] - -#[path = "../example_common.rs"] -mod example_common; -use example_common::{panic, *}; - -use cortex_m_rt::entry; -use embassy::executor::Executor; -use embassy::traits::gpio::*; -use embassy::util::Forever; -use embassy_stm32::exti::ExtiPin; -use embassy_stm32::hal::prelude::*; -use embassy_stm32::interrupt; -use embassy_stm32::pac as stm32; -use futures::pin_mut; - -#[embassy::task] -async fn run(dp: stm32::Peripherals, _cp: cortex_m::Peripherals) { - let gpioa = dp.GPIOA.split(); - - let button = gpioa.pa0.into_pull_up_input(); - let mut syscfg = dp.SYSCFG.constrain(); - - let mut pin = ExtiPin::new(button, interrupt::take!(EXTI0), &mut syscfg); - - info!("Starting loop"); - - loop { - pin.wait_for_rising_edge().await; - info!("edge detected!"); - } -} - -static EXECUTOR: Forever = Forever::new(); - -#[entry] -fn main() -> ! { - let dp = stm32::Peripherals::take().unwrap(); - let cp = cortex_m::peripheral::Peripherals::take().unwrap(); - - dp.DBGMCU.cr.modify(|_, w| { - w.dbg_sleep().set_bit(); - w.dbg_standby().set_bit(); - w.dbg_stop().set_bit() - }); - dp.RCC.ahb1enr.modify(|_, w| w.dma1en().enabled()); - - let executor = EXECUTOR.put(Executor::new()); - executor.run(|spawner| { - unwrap!(spawner.spawn(run(dp, cp))); - }); -} diff --git a/embassy-stm32-examples/src/bin/rtc_async.rs_ b/embassy-stm32-examples/src/bin/rtc_async.rs_ deleted file mode 100644 index ea54a2a9..00000000 --- a/embassy-stm32-examples/src/bin/rtc_async.rs_ +++ /dev/null @@ -1,39 +0,0 @@ -#![no_std] -#![no_main] -#![feature(min_type_alias_impl_trait)] -#![feature(impl_trait_in_bindings)] -#![feature(type_alias_impl_trait)] - -#[path = "../example_common.rs"] -mod example_common; -use example_common::*; - -use defmt::panic; -use embassy; -use embassy::executor::Spawner; -use embassy::time::{Duration, Timer}; -use embassy_stm32; -use embassy_stm32::hal; - -#[embassy::task] -async fn run1() { - loop { - info!("BIG INFREQUENT TICK"); - Timer::after(Duration::from_ticks(32768 * 2 as u64)).await; - } -} - -#[embassy::task] -async fn run2() { - loop { - info!("tick"); - Timer::after(Duration::from_ticks(13000 as u64)).await; - } -} - -#[embassy::main(use_hse = 16)] -async fn main(spawner: Spawner) { - let (dp, clocks) = embassy_stm32::Peripherals::take().unwrap(); - - spawner.spawn(run1()).unwrap(); -} diff --git a/embassy-stm32-examples/src/bin/serial.rs_ b/embassy-stm32-examples/src/bin/serial.rs_ deleted file mode 100644 index 9aeca537..00000000 --- a/embassy-stm32-examples/src/bin/serial.rs_ +++ /dev/null @@ -1,80 +0,0 @@ -#![no_std] -#![no_main] -#![feature(trait_alias)] -#![feature(min_type_alias_impl_trait)] -#![feature(impl_trait_in_bindings)] -#![feature(type_alias_impl_trait)] - -#[path = "../example_common.rs"] -mod example_common; -use example_common::{panic, *}; - -use cortex_m::singleton; -use cortex_m_rt::entry; -use embassy::executor::{Executor, Spawner}; -use embassy::traits::uart::{Read, ReadUntilIdle, Write}; -use embassy::util::Forever; -use embassy_stm32::hal::dma::StreamsTuple; -use embassy_stm32::hal::prelude::*; -use embassy_stm32::hal::serial::config::Config; -use embassy_stm32::interrupt; -use embassy_stm32::pac as stm32; -use embassy_stm32::serial; -use futures::pin_mut; - -#[embassy::main(use_hse = 16, sysclk = 48, pclk1 = 24)] -async fn main(spawner: Spawner) { - let (dp, clocks) = embassy_stm32::Peripherals::take().unwrap(); - let cp = cortex_m::peripheral::Peripherals::take().unwrap(); - - dp.DBGMCU.cr.modify(|_, w| { - w.dbg_sleep().set_bit(); - w.dbg_standby().set_bit(); - w.dbg_stop().set_bit() - }); - - // https://gist.github.com/thalesfragoso/a07340c5df6eee3b04c42fdc69ecdcb1 - let gpioa = dp.GPIOA.split(); - let streams = StreamsTuple::new(dp.DMA2); - - let _serial = unsafe { - serial::Serial::new( - dp.USART1, - (streams.7, streams.2), - ( - gpioa.pa9.into_alternate_af7(), - gpioa.pa10.into_alternate_af7(), - ), - interrupt::take!(DMA2_STREAM7), - interrupt::take!(DMA2_STREAM2), - interrupt::take!(USART1), - Config::default().baudrate(9600.bps()), - clocks, - ) - }; - - let streams = StreamsTuple::new(dp.DMA1); - - let mut serial = unsafe { - serial::Serial::new( - dp.USART2, - (streams.6, streams.5), - ( - gpioa.pa2.into_alternate_af7(), - gpioa.pa3.into_alternate_af7(), - ), - interrupt::take!(DMA1_STREAM6), - interrupt::take!(DMA1_STREAM5), - interrupt::take!(USART2), - Config::default().baudrate(9600.bps()), - clocks, - ) - }; - pin_mut!(serial); - - let buf = singleton!(: [u8; 30] = [0; 30]).unwrap(); - - buf[5] = 0x01; - serial.as_mut().write(buf).await.unwrap(); - serial.as_mut().read_until_idle(buf).await.unwrap(); -} diff --git a/embassy-stm32-examples/src/bin/usart_dma.rs b/embassy-stm32-examples/src/bin/usart_dma.rs new file mode 100644 index 00000000..c8b7d645 --- /dev/null +++ b/embassy-stm32-examples/src/bin/usart_dma.rs @@ -0,0 +1,89 @@ +#![no_std] +#![no_main] +#![feature(trait_alias)] +#![feature(min_type_alias_impl_trait)] +#![feature(impl_trait_in_bindings)] +#![feature(type_alias_impl_trait)] + +#[path = "../example_common.rs"] +mod example_common; +use core::fmt::Write; +use cortex_m_rt::entry; +use embassy::executor::Executor; +use embassy::time::Clock; +use embassy::util::Forever; +use embassy_stm32::usart::{Config, Uart}; +use example_common::*; +use heapless::String; +use stm32f4::stm32f429 as pac; + +#[embassy::task] +async fn main_task() { + let mut p = embassy_stm32::init(Default::default()); + + let config = Config::default(); + let mut usart = Uart::new(p.USART3, p.PD9, p.PD8, config, 16_000_000); + + for n in 0.. { + let mut s: String<128> = String::new(); + core::write!(&mut s, "Hello DMA World {}!\r\n", n).unwrap(); + + usart + .write_dma(&mut p.DMA1_CH3, s.as_bytes()) + .await + .unwrap(); + info!("wrote DMA"); + } +} + +struct ZeroClock; + +impl Clock for ZeroClock { + fn now(&self) -> u64 { + 0 + } +} + +static EXECUTOR: Forever = Forever::new(); + +#[entry] +fn main() -> ! { + info!("Hello World!"); + + let pp = pac::Peripherals::take().unwrap(); + + pp.DBGMCU.cr.modify(|_, w| { + w.dbg_sleep().set_bit(); + w.dbg_standby().set_bit(); + w.dbg_stop().set_bit() + }); + pp.RCC.ahb1enr.modify(|_, w| w.dma1en().enabled()); + + pp.RCC.ahb1enr.modify(|_, w| { + w.gpioaen().enabled(); + w.gpioben().enabled(); + w.gpiocen().enabled(); + w.gpioden().enabled(); + w.gpioeen().enabled(); + w.gpiofen().enabled(); + w.dma1en().enabled(); + w.dma2en().enabled(); + w + }); + pp.RCC.apb2enr.modify(|_, w| { + w.syscfgen().enabled(); + w + }); + pp.RCC.apb1enr.modify(|_, w| { + w.usart3en().enabled(); + w + }); + + unsafe { embassy::time::set_clock(&ZeroClock) }; + + let executor = EXECUTOR.put(Executor::new()); + + executor.run(|spawner| { + unwrap!(spawner.spawn(main_task())); + }) +} diff --git a/embassy-stm32-examples/src/bin/usb_serial.rs_ b/embassy-stm32-examples/src/bin/usb_serial.rs_ deleted file mode 100644 index 6a1d27d5..00000000 --- a/embassy-stm32-examples/src/bin/usb_serial.rs_ +++ /dev/null @@ -1,117 +0,0 @@ -#![no_std] -#![no_main] -#![feature(type_alias_impl_trait)] -#![feature(min_type_alias_impl_trait)] -#![feature(impl_trait_in_bindings)] - -#[path = "../example_common.rs"] -mod example_common; -use example_common::*; - -use cortex_m_rt::entry; -use defmt::panic; -use embassy::executor::{Executor, Spawner}; -use embassy::interrupt::InterruptExt; -use embassy::io::{AsyncBufReadExt, AsyncWriteExt}; -use embassy::time::{Duration, Timer}; -use embassy::util::Forever; -use embassy_extras::usb::usb_serial::UsbSerial; -use embassy_extras::usb::Usb; -use embassy_stm32::hal::otg_fs::{UsbBus, USB}; -use embassy_stm32::hal::prelude::*; -use embassy_stm32::{interrupt, pac, rtc}; -use futures::future::{select, Either}; -use futures::pin_mut; -use usb_device::bus::UsbBusAllocator; -use usb_device::prelude::*; - -#[embassy::task] -async fn run1(bus: &'static mut UsbBusAllocator>) { - info!("Async task"); - - let mut read_buf = [0u8; 128]; - let mut write_buf = [0u8; 128]; - let serial = UsbSerial::new(bus, &mut read_buf, &mut write_buf); - - let device = UsbDeviceBuilder::new(bus, UsbVidPid(0x16c0, 0x27dd)) - .manufacturer("Fake company") - .product("Serial port") - .serial_number("TEST") - .device_class(0x02) - .build(); - - let irq = interrupt::take!(OTG_FS); - irq.set_priority(interrupt::Priority::Level3); - - let usb = Usb::new(device, serial, irq); - pin_mut!(usb); - usb.as_mut().start(); - - let (mut read_interface, mut write_interface) = usb.as_ref().take_serial_0(); - - let mut buf = [0u8; 64]; - loop { - let mut n = 0; - let left = { - let recv_fut = async { - loop { - let byte = unwrap!(read_interface.read_byte().await); - unwrap!(write_interface.write_byte(byte).await); - buf[n] = byte; - - n += 1; - if byte == b'\n' || byte == b'\r' || n == buf.len() { - break; - } - } - }; - pin_mut!(recv_fut); - - let timeout = Timer::after(Duration::from_ticks(32768 * 10)); - - match select(recv_fut, timeout).await { - Either::Left(_) => true, - Either::Right(_) => false, - } - }; - - if left { - for c in buf[..n].iter_mut() { - if 0x61 <= *c && *c <= 0x7a { - *c &= !0x20; - } - } - unwrap!(write_interface.write_byte(b'\n').await); - unwrap!(write_interface.write_all(&buf[..n]).await); - unwrap!(write_interface.write_byte(b'\n').await); - } else { - unwrap!(write_interface.write_all(b"\r\nSend something\r\n").await); - } - } -} - -static USB_BUS: Forever>> = Forever::new(); - -#[embassy::main(use_hse = 25, sysclk = 48, require_pll48clk)] -async fn main(spawner: Spawner) -> ! { - static mut EP_MEMORY: [u32; 1024] = [0; 1024]; - - info!("Hello World!"); - - let (p, clocks) = embassy_stm32::Peripherals::take().unwrap(); - - let gpioa = p.GPIOA.split(); - let usb = USB { - usb_global: p.OTG_FS_GLOBAL, - usb_device: p.OTG_FS_DEVICE, - usb_pwrclk: p.OTG_FS_PWRCLK, - pin_dm: gpioa.pa11.into_alternate_af10(), - pin_dp: gpioa.pa12.into_alternate_af10(), - hclk: clocks.hclk(), - }; - // Rust analyzer isn't recognizing the static ref magic `cortex-m` does - #[allow(unused_unsafe)] - let usb_bus = USB_BUS.put(UsbBus::new(usb, unsafe { &mut EP_MEMORY })); - - spawner.spawn(run1(usb_bus)).unwrap(); -} diff --git a/embassy-stm32/gen.py b/embassy-stm32/gen.py index 96275df9..3eb570f1 100644 --- a/embassy-stm32/gen.py +++ b/embassy-stm32/gen.py @@ -145,10 +145,11 @@ for chip in chips.values(): if block_mod == 'dma': custom_singletons = True + dma_num = int(name[3:])-1 # substract 1 because we want DMA1=0, DMA2=1 for ch_num in range(8): channel = f'{name}_CH{ch_num}' peripheral_names.append(channel) - f.write(f'impl_dma_channel!({channel}, {name}, {ch_num});') + f.write(f'impl_dma_channel!({channel}, {dma_num}, {ch_num});') if peri['block'] == 'sdmmc_v2/SDMMC': f.write(f'impl_sdmmc!({name});') diff --git a/embassy-stm32/src/dma.rs b/embassy-stm32/src/dma.rs deleted file mode 100644 index 3aeed50f..00000000 --- a/embassy-stm32/src/dma.rs +++ /dev/null @@ -1,31 +0,0 @@ -#![macro_use] -use crate::pac::dma; - -pub(crate) mod sealed { - use super::*; - - pub trait Channel { - fn regs(&self) -> dma::Dma; - } -} - -pub trait Channel: sealed::Channel + Sized { - fn num(&self) -> u8; -} - -macro_rules! impl_dma_channel { - ($type:ident, $dma_inst:ident, $num:expr) => { - impl crate::dma::Channel for peripherals::$type { - #[inline] - fn num(&self) -> u8 { - $num - } - } - impl crate::dma::sealed::Channel for peripherals::$type { - #[inline] - fn regs(&self) -> dma::Dma { - crate::pac::$dma_inst - } - } - }; -} diff --git a/embassy-stm32/src/dma/dma_v2.rs b/embassy-stm32/src/dma/dma_v2.rs new file mode 100644 index 00000000..5228195e --- /dev/null +++ b/embassy-stm32/src/dma/dma_v2.rs @@ -0,0 +1,167 @@ +use core::sync::atomic::{AtomicU8, Ordering}; +use core::task::Poll; + +use embassy::util::AtomicWaker; +use futures::future::poll_fn; + +use super::*; +use crate::fmt::{assert, *}; +use crate::interrupt; +use crate::pac; +use crate::pac::dma::{regs, vals}; + +const DMAS: [pac::dma::Dma; 2] = [pac::DMA1, pac::DMA2]; + +const CH_COUNT: usize = 16; +const CH_STATUS_NONE: u8 = 0; +const CH_STATUS_COMPLETED: u8 = 1; +const CH_STATUS_ERROR: u8 = 2; + +struct State { + ch_wakers: [AtomicWaker; CH_COUNT], + ch_status: [AtomicU8; CH_COUNT], +} + +impl State { + const fn new() -> Self { + const AW: AtomicWaker = AtomicWaker::new(); + const AU: AtomicU8 = AtomicU8::new(CH_STATUS_NONE); + Self { + ch_wakers: [AW; CH_COUNT], + ch_status: [AU; CH_COUNT], + } + } +} + +static STATE: State = State::new(); + +pub(crate) async unsafe fn transfer_m2p( + ch: &mut impl Channel, + ch_func: u8, + src: &[u8], + dst: *mut u8, +) { + let n = ch.num() as usize; + let r = ch.regs(); + let c = r.st(ch.ch_num() as _); + + // ndtr is max 16 bits. + assert!(src.len() <= 0xFFFF); + + // Reset status + STATE.ch_status[n].store(CH_STATUS_NONE, Ordering::Relaxed); + + unsafe { + c.par().write_value(dst as _); + c.m0ar().write_value(src.as_ptr() as _); + c.ndtr().write_value(regs::Ndtr(src.len() as _)); + c.cr().write(|w| { + w.set_dir(vals::Dir::MEMORYTOPERIPHERAL); + w.set_msize(vals::Size::BITS8); + w.set_psize(vals::Size::BITS8); + w.set_minc(vals::Inc::INCREMENTED); + w.set_pinc(vals::Inc::FIXED); + w.set_chsel(ch_func); + w.set_teie(true); + w.set_tcie(true); + w.set_en(true); + }); + } + + let res = poll_fn(|cx| { + STATE.ch_wakers[n].register(cx.waker()); + match STATE.ch_status[n].load(Ordering::Relaxed) { + CH_STATUS_NONE => Poll::Pending, + x => Poll::Ready(x), + } + }) + .await; + + // TODO handle error + assert!(res == CH_STATUS_COMPLETED); +} + +unsafe fn on_irq() { + for (dman, &dma) in DMAS.iter().enumerate() { + for isrn in 0..2 { + let isr = dma.isr(isrn).read(); + dma.ifcr(isrn).write_value(isr); + + for chn in 0..4 { + let n = dman * 8 + isrn * 4 + chn; + if isr.teif(chn) { + STATE.ch_status[n].store(CH_STATUS_ERROR, Ordering::Relaxed); + STATE.ch_wakers[n].wake(); + } else if isr.tcif(chn) { + STATE.ch_status[n].store(CH_STATUS_COMPLETED, Ordering::Relaxed); + STATE.ch_wakers[n].wake(); + } + } + } + } +} + +#[interrupt] +unsafe fn DMA1_Stream0() { + on_irq() +} +#[interrupt] +unsafe fn DMA1_Stream1() { + on_irq() +} +#[interrupt] +unsafe fn DMA1_Stream2() { + on_irq() +} +#[interrupt] +unsafe fn DMA1_Stream3() { + on_irq() +} +#[interrupt] +unsafe fn DMA1_Stream4() { + on_irq() +} +#[interrupt] +unsafe fn DMA1_Stream5() { + on_irq() +} +#[interrupt] +unsafe fn DMA1_Stream6() { + on_irq() +} +#[interrupt] +unsafe fn DMA1_Stream7() { + on_irq() +} +#[interrupt] +unsafe fn DMA2_Stream0() { + on_irq() +} +#[interrupt] +unsafe fn DMA2_Stream1() { + on_irq() +} +#[interrupt] +unsafe fn DMA2_Stream2() { + on_irq() +} +#[interrupt] +unsafe fn DMA2_Stream3() { + on_irq() +} +#[interrupt] +unsafe fn DMA2_Stream4() { + on_irq() +} +#[interrupt] +unsafe fn DMA2_Stream5() { + on_irq() +} +#[interrupt] +unsafe fn DMA2_Stream6() { + on_irq() +} +#[interrupt] +unsafe fn DMA2_Stream7() { + on_irq() +} diff --git a/embassy-stm32/src/dma/mod.rs b/embassy-stm32/src/dma/mod.rs new file mode 100644 index 00000000..c0bc497f --- /dev/null +++ b/embassy-stm32/src/dma/mod.rs @@ -0,0 +1,44 @@ +#![macro_use] + +#[cfg_attr(feature = "_dma_v1", path = "dma_v1.rs")] +#[cfg_attr(feature = "_dma_v2", path = "dma_v2.rs")] +mod _version; +pub use _version::*; + +use crate::pac; + +pub(crate) mod sealed { + use super::*; + + pub trait Channel { + fn num(&self) -> u8; + + fn dma_num(&self) -> u8 { + self.num() / 8 + } + fn ch_num(&self) -> u8 { + self.num() % 8 + } + + fn regs(&self) -> pac::dma::Dma { + match self.dma_num() { + 0 => pac::DMA1, + _ => pac::DMA2, + } + } + } +} + +pub trait Channel: sealed::Channel + Sized {} + +macro_rules! impl_dma_channel { + ($type:ident, $dma_num:expr, $ch_num:expr) => { + impl crate::dma::Channel for peripherals::$type {} + impl crate::dma::sealed::Channel for peripherals::$type { + #[inline] + fn num(&self) -> u8 { + $dma_num * 8 + $ch_num + } + } + }; +} diff --git a/embassy-stm32/src/lib.rs b/embassy-stm32/src/lib.rs index 29ea613f..0f34edac 100644 --- a/embassy-stm32/src/lib.rs +++ b/embassy-stm32/src/lib.rs @@ -63,6 +63,24 @@ pub fn init(_config: Config) -> Peripherals { interrupt::EXTI4::steal().enable(); interrupt::EXTI9_5::steal().enable(); interrupt::EXTI15_10::steal().enable(); + interrupt::EXTI15_10::steal().enable(); + + interrupt::DMA1_Stream0::steal().enable(); + interrupt::DMA1_Stream1::steal().enable(); + interrupt::DMA1_Stream2::steal().enable(); + interrupt::DMA1_Stream3::steal().enable(); + interrupt::DMA1_Stream4::steal().enable(); + interrupt::DMA1_Stream5::steal().enable(); + interrupt::DMA1_Stream6::steal().enable(); + interrupt::DMA1_Stream7::steal().enable(); + interrupt::DMA2_Stream0::steal().enable(); + interrupt::DMA2_Stream1::steal().enable(); + interrupt::DMA2_Stream2::steal().enable(); + interrupt::DMA2_Stream3::steal().enable(); + interrupt::DMA2_Stream4::steal().enable(); + interrupt::DMA2_Stream5::steal().enable(); + interrupt::DMA2_Stream6::steal().enable(); + interrupt::DMA2_Stream7::steal().enable(); } p diff --git a/embassy-stm32/src/pac/regs.rs b/embassy-stm32/src/pac/regs.rs index 2f1e448b..96b69253 100644 --- a/embassy-stm32/src/pac/regs.rs +++ b/embassy-stm32/src/pac/regs.rs @@ -1,7 +1,481 @@ #![no_std] #![doc = "Peripheral access API (generated using svd2rust v0.17.0 (22741fa 2021-04-20))"] +pub mod syscfg_l4 { + use crate::generic::*; + #[doc = "System configuration controller"] + #[derive(Copy, Clone)] + pub struct Syscfg(pub *mut u8); + unsafe impl Send for Syscfg {} + unsafe impl Sync for Syscfg {} + impl Syscfg { + #[doc = "memory remap register"] + pub fn memrmp(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(0usize)) } + } + #[doc = "configuration register 1"] + pub fn cfgr1(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(4usize)) } + } + #[doc = "external interrupt configuration register 1"] + pub fn exticr(self, n: usize) -> Reg { + assert!(n < 4usize); + unsafe { Reg::from_ptr(self.0.add(8usize + n * 4usize)) } + } + #[doc = "SCSR"] + pub fn scsr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(24usize)) } + } + #[doc = "CFGR2"] + pub fn cfgr2(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(28usize)) } + } + #[doc = "SWPR"] + pub fn swpr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(32usize)) } + } + #[doc = "SKR"] + pub fn skr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(36usize)) } + } + } + pub mod regs { + use crate::generic::*; + #[doc = "external interrupt configuration register 4"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Exticr(pub u32); + impl Exticr { + #[doc = "EXTI12 configuration bits"] + pub fn exti(&self, n: usize) -> u8 { + assert!(n < 4usize); + let offs = 0usize + n * 4usize; + let val = (self.0 >> offs) & 0x0f; + val as u8 + } + #[doc = "EXTI12 configuration bits"] + pub fn set_exti(&mut self, n: usize, val: u8) { + assert!(n < 4usize); + let offs = 0usize + n * 4usize; + self.0 = (self.0 & !(0x0f << offs)) | (((val as u32) & 0x0f) << offs); + } + } + impl Default for Exticr { + fn default() -> Exticr { + Exticr(0) + } + } + #[doc = "memory remap register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Memrmp(pub u32); + impl Memrmp { + #[doc = "Memory mapping selection"] + pub const fn mem_mode(&self) -> u8 { + let val = (self.0 >> 0usize) & 0x07; + val as u8 + } + #[doc = "Memory mapping selection"] + pub fn set_mem_mode(&mut self, val: u8) { + self.0 = (self.0 & !(0x07 << 0usize)) | (((val as u32) & 0x07) << 0usize); + } + #[doc = "QUADSPI memory mapping swap"] + pub const fn qfs(&self) -> bool { + let val = (self.0 >> 3usize) & 0x01; + val != 0 + } + #[doc = "QUADSPI memory mapping swap"] + pub fn set_qfs(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 3usize)) | (((val as u32) & 0x01) << 3usize); + } + #[doc = "Flash Bank mode selection"] + pub const fn fb_mode(&self) -> bool { + let val = (self.0 >> 8usize) & 0x01; + val != 0 + } + #[doc = "Flash Bank mode selection"] + pub fn set_fb_mode(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); + } + } + impl Default for Memrmp { + fn default() -> Memrmp { + Memrmp(0) + } + } + #[doc = "SWPR"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Swpr(pub u32); + impl Swpr { + #[doc = "SRAWM2 write protection."] + pub fn pwp(&self, n: usize) -> bool { + assert!(n < 32usize); + let offs = 0usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "SRAWM2 write protection."] + pub fn set_pwp(&mut self, n: usize, val: bool) { + assert!(n < 32usize); + let offs = 0usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + } + impl Default for Swpr { + fn default() -> Swpr { + Swpr(0) + } + } + #[doc = "SKR"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Skr(pub u32); + impl Skr { + #[doc = "SRAM2 write protection key for software erase"] + pub const fn key(&self) -> u8 { + let val = (self.0 >> 0usize) & 0xff; + val as u8 + } + #[doc = "SRAM2 write protection key for software erase"] + pub fn set_key(&mut self, val: u8) { + self.0 = (self.0 & !(0xff << 0usize)) | (((val as u32) & 0xff) << 0usize); + } + } + impl Default for Skr { + fn default() -> Skr { + Skr(0) + } + } + #[doc = "CFGR2"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Cfgr2(pub u32); + impl Cfgr2 { + #[doc = "Cortex LOCKUP (Hardfault) output enable bit"] + pub const fn cll(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Cortex LOCKUP (Hardfault) output enable bit"] + pub fn set_cll(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "SRAM2 parity lock bit"] + pub const fn spl(&self) -> bool { + let val = (self.0 >> 1usize) & 0x01; + val != 0 + } + #[doc = "SRAM2 parity lock bit"] + pub fn set_spl(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); + } + #[doc = "PVD lock enable bit"] + pub const fn pvdl(&self) -> bool { + let val = (self.0 >> 2usize) & 0x01; + val != 0 + } + #[doc = "PVD lock enable bit"] + pub fn set_pvdl(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); + } + #[doc = "ECC Lock"] + pub const fn eccl(&self) -> bool { + let val = (self.0 >> 3usize) & 0x01; + val != 0 + } + #[doc = "ECC Lock"] + pub fn set_eccl(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 3usize)) | (((val as u32) & 0x01) << 3usize); + } + #[doc = "SRAM2 parity error flag"] + pub const fn spf(&self) -> bool { + let val = (self.0 >> 8usize) & 0x01; + val != 0 + } + #[doc = "SRAM2 parity error flag"] + pub fn set_spf(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); + } + } + impl Default for Cfgr2 { + fn default() -> Cfgr2 { + Cfgr2(0) + } + } + #[doc = "SCSR"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Scsr(pub u32); + impl Scsr { + #[doc = "SRAM2 Erase"] + pub const fn sram2er(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "SRAM2 Erase"] + pub fn set_sram2er(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "SRAM2 busy by erase operation"] + pub const fn sram2bsy(&self) -> bool { + let val = (self.0 >> 1usize) & 0x01; + val != 0 + } + #[doc = "SRAM2 busy by erase operation"] + pub fn set_sram2bsy(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); + } + } + impl Default for Scsr { + fn default() -> Scsr { + Scsr(0) + } + } + #[doc = "configuration register 1"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Cfgr1(pub u32); + impl Cfgr1 { + #[doc = "Firewall disable"] + pub const fn fwdis(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Firewall disable"] + pub fn set_fwdis(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "I/O analog switch voltage booster enable"] + pub const fn boosten(&self) -> bool { + let val = (self.0 >> 8usize) & 0x01; + val != 0 + } + #[doc = "I/O analog switch voltage booster enable"] + pub fn set_boosten(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); + } + #[doc = "Fast-mode Plus (Fm+) driving capability activation on PB6"] + pub const fn i2c_pb6_fmp(&self) -> bool { + let val = (self.0 >> 16usize) & 0x01; + val != 0 + } + #[doc = "Fast-mode Plus (Fm+) driving capability activation on PB6"] + pub fn set_i2c_pb6_fmp(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 16usize)) | (((val as u32) & 0x01) << 16usize); + } + #[doc = "Fast-mode Plus (Fm+) driving capability activation on PB7"] + pub const fn i2c_pb7_fmp(&self) -> bool { + let val = (self.0 >> 17usize) & 0x01; + val != 0 + } + #[doc = "Fast-mode Plus (Fm+) driving capability activation on PB7"] + pub fn set_i2c_pb7_fmp(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 17usize)) | (((val as u32) & 0x01) << 17usize); + } + #[doc = "Fast-mode Plus (Fm+) driving capability activation on PB8"] + pub const fn i2c_pb8_fmp(&self) -> bool { + let val = (self.0 >> 18usize) & 0x01; + val != 0 + } + #[doc = "Fast-mode Plus (Fm+) driving capability activation on PB8"] + pub fn set_i2c_pb8_fmp(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 18usize)) | (((val as u32) & 0x01) << 18usize); + } + #[doc = "Fast-mode Plus (Fm+) driving capability activation on PB9"] + pub const fn i2c_pb9_fmp(&self) -> bool { + let val = (self.0 >> 19usize) & 0x01; + val != 0 + } + #[doc = "Fast-mode Plus (Fm+) driving capability activation on PB9"] + pub fn set_i2c_pb9_fmp(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 19usize)) | (((val as u32) & 0x01) << 19usize); + } + #[doc = "I2C1 Fast-mode Plus driving capability activation"] + pub const fn i2c1_fmp(&self) -> bool { + let val = (self.0 >> 20usize) & 0x01; + val != 0 + } + #[doc = "I2C1 Fast-mode Plus driving capability activation"] + pub fn set_i2c1_fmp(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 20usize)) | (((val as u32) & 0x01) << 20usize); + } + #[doc = "I2C2 Fast-mode Plus driving capability activation"] + pub const fn i2c2_fmp(&self) -> bool { + let val = (self.0 >> 21usize) & 0x01; + val != 0 + } + #[doc = "I2C2 Fast-mode Plus driving capability activation"] + pub fn set_i2c2_fmp(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 21usize)) | (((val as u32) & 0x01) << 21usize); + } + #[doc = "I2C3 Fast-mode Plus driving capability activation"] + pub const fn i2c3_fmp(&self) -> bool { + let val = (self.0 >> 22usize) & 0x01; + val != 0 + } + #[doc = "I2C3 Fast-mode Plus driving capability activation"] + pub fn set_i2c3_fmp(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 22usize)) | (((val as u32) & 0x01) << 22usize); + } + #[doc = "Floating Point Unit interrupts enable bits"] + pub const fn fpu_ie(&self) -> u8 { + let val = (self.0 >> 26usize) & 0x3f; + val as u8 + } + #[doc = "Floating Point Unit interrupts enable bits"] + pub fn set_fpu_ie(&mut self, val: u8) { + self.0 = (self.0 & !(0x3f << 26usize)) | (((val as u32) & 0x3f) << 26usize); + } + } + impl Default for Cfgr1 { + fn default() -> Cfgr1 { + Cfgr1(0) + } + } + } +} +pub mod generic { + use core::marker::PhantomData; + #[derive(Copy, Clone)] + pub struct RW; + #[derive(Copy, Clone)] + pub struct R; + #[derive(Copy, Clone)] + pub struct W; + mod sealed { + use super::*; + pub trait Access {} + impl Access for R {} + impl Access for W {} + impl Access for RW {} + } + pub trait Access: sealed::Access + Copy {} + impl Access for R {} + impl Access for W {} + impl Access for RW {} + pub trait Read: Access {} + impl Read for RW {} + impl Read for R {} + pub trait Write: Access {} + impl Write for RW {} + impl Write for W {} + #[derive(Copy, Clone)] + pub struct Reg { + ptr: *mut u8, + phantom: PhantomData<*mut (T, A)>, + } + unsafe impl Send for Reg {} + unsafe impl Sync for Reg {} + impl Reg { + pub fn from_ptr(ptr: *mut u8) -> Self { + Self { + ptr, + phantom: PhantomData, + } + } + pub fn ptr(&self) -> *mut T { + self.ptr as _ + } + } + impl Reg { + pub unsafe fn read(&self) -> T { + (self.ptr as *mut T).read_volatile() + } + } + impl Reg { + pub unsafe fn write_value(&self, val: T) { + (self.ptr as *mut T).write_volatile(val) + } + } + impl Reg { + pub unsafe fn write(&self, f: impl FnOnce(&mut T) -> R) -> R { + let mut val = Default::default(); + let res = f(&mut val); + self.write_value(val); + res + } + } + impl Reg { + pub unsafe fn modify(&self, f: impl FnOnce(&mut T) -> R) -> R { + let mut val = self.read(); + let res = f(&mut val); + self.write_value(val); + res + } + } +} pub mod timer_v1 { use crate::generic::*; + #[doc = "General purpose 16-bit timer"] + #[derive(Copy, Clone)] + pub struct TimGp16(pub *mut u8); + unsafe impl Send for TimGp16 {} + unsafe impl Sync for TimGp16 {} + impl TimGp16 { + #[doc = "control register 1"] + pub fn cr1(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(0usize)) } + } + #[doc = "control register 2"] + pub fn cr2(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(4usize)) } + } + #[doc = "slave mode control register"] + pub fn smcr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(8usize)) } + } + #[doc = "DMA/Interrupt enable register"] + pub fn dier(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(12usize)) } + } + #[doc = "status register"] + pub fn sr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(16usize)) } + } + #[doc = "event generation register"] + pub fn egr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(20usize)) } + } + #[doc = "capture/compare mode register 1 (input mode)"] + pub fn ccmr_input(self, n: usize) -> Reg { + assert!(n < 2usize); + unsafe { Reg::from_ptr(self.0.add(24usize + n * 4usize)) } + } + #[doc = "capture/compare mode register 1 (output mode)"] + pub fn ccmr_output(self, n: usize) -> Reg { + assert!(n < 2usize); + unsafe { Reg::from_ptr(self.0.add(24usize + n * 4usize)) } + } + #[doc = "capture/compare enable register"] + pub fn ccer(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(32usize)) } + } + #[doc = "counter"] + pub fn cnt(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(36usize)) } + } + #[doc = "prescaler"] + pub fn psc(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(40usize)) } + } + #[doc = "auto-reload register"] + pub fn arr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(44usize)) } + } + #[doc = "capture/compare register"] + pub fn ccr(self, n: usize) -> Reg { + assert!(n < 4usize); + unsafe { Reg::from_ptr(self.0.add(52usize + n * 4usize)) } + } + #[doc = "DMA control register"] + pub fn dcr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(72usize)) } + } + #[doc = "DMA address for full transfer"] + pub fn dmar(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(76usize)) } + } + } #[doc = "Advanced-timers"] #[derive(Copy, Clone)] pub struct TimAdv(pub *mut u8); @@ -80,115 +554,6 @@ pub mod timer_v1 { unsafe { Reg::from_ptr(self.0.add(76usize)) } } } - #[doc = "General purpose 16-bit timer"] - #[derive(Copy, Clone)] - pub struct TimGp16(pub *mut u8); - unsafe impl Send for TimGp16 {} - unsafe impl Sync for TimGp16 {} - impl TimGp16 { - #[doc = "control register 1"] - pub fn cr1(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(0usize)) } - } - #[doc = "control register 2"] - pub fn cr2(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(4usize)) } - } - #[doc = "slave mode control register"] - pub fn smcr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(8usize)) } - } - #[doc = "DMA/Interrupt enable register"] - pub fn dier(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(12usize)) } - } - #[doc = "status register"] - pub fn sr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(16usize)) } - } - #[doc = "event generation register"] - pub fn egr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(20usize)) } - } - #[doc = "capture/compare mode register 1 (input mode)"] - pub fn ccmr_input(self, n: usize) -> Reg { - assert!(n < 2usize); - unsafe { Reg::from_ptr(self.0.add(24usize + n * 4usize)) } - } - #[doc = "capture/compare mode register 1 (output mode)"] - pub fn ccmr_output(self, n: usize) -> Reg { - assert!(n < 2usize); - unsafe { Reg::from_ptr(self.0.add(24usize + n * 4usize)) } - } - #[doc = "capture/compare enable register"] - pub fn ccer(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(32usize)) } - } - #[doc = "counter"] - pub fn cnt(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(36usize)) } - } - #[doc = "prescaler"] - pub fn psc(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(40usize)) } - } - #[doc = "auto-reload register"] - pub fn arr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(44usize)) } - } - #[doc = "capture/compare register"] - pub fn ccr(self, n: usize) -> Reg { - assert!(n < 4usize); - unsafe { Reg::from_ptr(self.0.add(52usize + n * 4usize)) } - } - #[doc = "DMA control register"] - pub fn dcr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(72usize)) } - } - #[doc = "DMA address for full transfer"] - pub fn dmar(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(76usize)) } - } - } - #[doc = "Basic timer"] - #[derive(Copy, Clone)] - pub struct TimBasic(pub *mut u8); - unsafe impl Send for TimBasic {} - unsafe impl Sync for TimBasic {} - impl TimBasic { - #[doc = "control register 1"] - pub fn cr1(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(0usize)) } - } - #[doc = "control register 2"] - pub fn cr2(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(4usize)) } - } - #[doc = "DMA/Interrupt enable register"] - pub fn dier(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(12usize)) } - } - #[doc = "status register"] - pub fn sr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(16usize)) } - } - #[doc = "event generation register"] - pub fn egr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(20usize)) } - } - #[doc = "counter"] - pub fn cnt(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(36usize)) } - } - #[doc = "prescaler"] - pub fn psc(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(40usize)) } - } - #[doc = "auto-reload register"] - pub fn arr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(44usize)) } - } - } #[doc = "General purpose 32-bit timer"] #[derive(Copy, Clone)] pub struct TimGp32(pub *mut u8); @@ -259,164 +624,387 @@ pub mod timer_v1 { unsafe { Reg::from_ptr(self.0.add(76usize)) } } } - pub mod regs { - use crate::generic::*; - #[doc = "capture/compare enable register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct CcerAdv(pub u32); - impl CcerAdv { - #[doc = "Capture/Compare 1 output enable"] - pub fn cce(&self, n: usize) -> bool { - assert!(n < 4usize); - let offs = 0usize + n * 4usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Capture/Compare 1 output enable"] - pub fn set_cce(&mut self, n: usize, val: bool) { - assert!(n < 4usize); - let offs = 0usize + n * 4usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Capture/Compare 1 output Polarity"] - pub fn ccp(&self, n: usize) -> bool { - assert!(n < 4usize); - let offs = 1usize + n * 4usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Capture/Compare 1 output Polarity"] - pub fn set_ccp(&mut self, n: usize, val: bool) { - assert!(n < 4usize); - let offs = 1usize + n * 4usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Capture/Compare 1 complementary output enable"] - pub fn ccne(&self, n: usize) -> bool { - assert!(n < 4usize); - let offs = 2usize + n * 4usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Capture/Compare 1 complementary output enable"] - pub fn set_ccne(&mut self, n: usize, val: bool) { - assert!(n < 4usize); - let offs = 2usize + n * 4usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Capture/Compare 1 output Polarity"] - pub fn ccnp(&self, n: usize) -> bool { - assert!(n < 4usize); - let offs = 3usize + n * 4usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Capture/Compare 1 output Polarity"] - pub fn set_ccnp(&mut self, n: usize, val: bool) { - assert!(n < 4usize); - let offs = 3usize + n * 4usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } + #[doc = "Basic timer"] + #[derive(Copy, Clone)] + pub struct TimBasic(pub *mut u8); + unsafe impl Send for TimBasic {} + unsafe impl Sync for TimBasic {} + impl TimBasic { + #[doc = "control register 1"] + pub fn cr1(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(0usize)) } } - impl Default for CcerAdv { - fn default() -> CcerAdv { - CcerAdv(0) - } + #[doc = "control register 2"] + pub fn cr2(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(4usize)) } } - #[doc = "slave mode control register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Smcr(pub u32); - impl Smcr { - #[doc = "Slave mode selection"] - pub const fn sms(&self) -> super::vals::Sms { - let val = (self.0 >> 0usize) & 0x07; - super::vals::Sms(val as u8) - } - #[doc = "Slave mode selection"] - pub fn set_sms(&mut self, val: super::vals::Sms) { - self.0 = (self.0 & !(0x07 << 0usize)) | (((val.0 as u32) & 0x07) << 0usize); - } - #[doc = "Trigger selection"] - pub const fn ts(&self) -> super::vals::Ts { - let val = (self.0 >> 4usize) & 0x07; - super::vals::Ts(val as u8) - } - #[doc = "Trigger selection"] - pub fn set_ts(&mut self, val: super::vals::Ts) { - self.0 = (self.0 & !(0x07 << 4usize)) | (((val.0 as u32) & 0x07) << 4usize); - } - #[doc = "Master/Slave mode"] - pub const fn msm(&self) -> super::vals::Msm { - let val = (self.0 >> 7usize) & 0x01; - super::vals::Msm(val as u8) - } - #[doc = "Master/Slave mode"] - pub fn set_msm(&mut self, val: super::vals::Msm) { - self.0 = (self.0 & !(0x01 << 7usize)) | (((val.0 as u32) & 0x01) << 7usize); - } - #[doc = "External trigger filter"] - pub const fn etf(&self) -> super::vals::Etf { - let val = (self.0 >> 8usize) & 0x0f; - super::vals::Etf(val as u8) - } - #[doc = "External trigger filter"] - pub fn set_etf(&mut self, val: super::vals::Etf) { - self.0 = (self.0 & !(0x0f << 8usize)) | (((val.0 as u32) & 0x0f) << 8usize); - } - #[doc = "External trigger prescaler"] - pub const fn etps(&self) -> super::vals::Etps { - let val = (self.0 >> 12usize) & 0x03; - super::vals::Etps(val as u8) - } - #[doc = "External trigger prescaler"] - pub fn set_etps(&mut self, val: super::vals::Etps) { - self.0 = (self.0 & !(0x03 << 12usize)) | (((val.0 as u32) & 0x03) << 12usize); - } - #[doc = "External clock enable"] - pub const fn ece(&self) -> super::vals::Ece { - let val = (self.0 >> 14usize) & 0x01; - super::vals::Ece(val as u8) - } - #[doc = "External clock enable"] - pub fn set_ece(&mut self, val: super::vals::Ece) { - self.0 = (self.0 & !(0x01 << 14usize)) | (((val.0 as u32) & 0x01) << 14usize); - } - #[doc = "External trigger polarity"] - pub const fn etp(&self) -> super::vals::Etp { - let val = (self.0 >> 15usize) & 0x01; - super::vals::Etp(val as u8) - } - #[doc = "External trigger polarity"] - pub fn set_etp(&mut self, val: super::vals::Etp) { - self.0 = (self.0 & !(0x01 << 15usize)) | (((val.0 as u32) & 0x01) << 15usize); - } + #[doc = "DMA/Interrupt enable register"] + pub fn dier(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(12usize)) } } - impl Default for Smcr { - fn default() -> Smcr { - Smcr(0) - } + #[doc = "status register"] + pub fn sr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(16usize)) } + } + #[doc = "event generation register"] + pub fn egr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(20usize)) } + } + #[doc = "counter"] + pub fn cnt(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(36usize)) } + } + #[doc = "prescaler"] + pub fn psc(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(40usize)) } } #[doc = "auto-reload register"] + pub fn arr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(44usize)) } + } + } + pub mod regs { + use crate::generic::*; + #[doc = "control register 1"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Arr32(pub u32); - impl Arr32 { - #[doc = "Auto-reload value"] - pub const fn arr(&self) -> u32 { - let val = (self.0 >> 0usize) & 0xffff_ffff; - val as u32 + pub struct Cr1Basic(pub u32); + impl Cr1Basic { + #[doc = "Counter enable"] + pub const fn cen(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 } - #[doc = "Auto-reload value"] - pub fn set_arr(&mut self, val: u32) { - self.0 = - (self.0 & !(0xffff_ffff << 0usize)) | (((val as u32) & 0xffff_ffff) << 0usize); + #[doc = "Counter enable"] + pub fn set_cen(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "Update disable"] + pub const fn udis(&self) -> bool { + let val = (self.0 >> 1usize) & 0x01; + val != 0 + } + #[doc = "Update disable"] + pub fn set_udis(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); + } + #[doc = "Update request source"] + pub const fn urs(&self) -> super::vals::Urs { + let val = (self.0 >> 2usize) & 0x01; + super::vals::Urs(val as u8) + } + #[doc = "Update request source"] + pub fn set_urs(&mut self, val: super::vals::Urs) { + self.0 = (self.0 & !(0x01 << 2usize)) | (((val.0 as u32) & 0x01) << 2usize); + } + #[doc = "One-pulse mode"] + pub const fn opm(&self) -> super::vals::Opm { + let val = (self.0 >> 3usize) & 0x01; + super::vals::Opm(val as u8) + } + #[doc = "One-pulse mode"] + pub fn set_opm(&mut self, val: super::vals::Opm) { + self.0 = (self.0 & !(0x01 << 3usize)) | (((val.0 as u32) & 0x01) << 3usize); + } + #[doc = "Auto-reload preload enable"] + pub const fn arpe(&self) -> super::vals::Arpe { + let val = (self.0 >> 7usize) & 0x01; + super::vals::Arpe(val as u8) + } + #[doc = "Auto-reload preload enable"] + pub fn set_arpe(&mut self, val: super::vals::Arpe) { + self.0 = (self.0 & !(0x01 << 7usize)) | (((val.0 as u32) & 0x01) << 7usize); } } - impl Default for Arr32 { - fn default() -> Arr32 { - Arr32(0) + impl Default for Cr1Basic { + fn default() -> Cr1Basic { + Cr1Basic(0) + } + } + #[doc = "DMA/Interrupt enable register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct DierBasic(pub u32); + impl DierBasic { + #[doc = "Update interrupt enable"] + pub const fn uie(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Update interrupt enable"] + pub fn set_uie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "Update DMA request enable"] + pub const fn ude(&self) -> bool { + let val = (self.0 >> 8usize) & 0x01; + val != 0 + } + #[doc = "Update DMA request enable"] + pub fn set_ude(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); + } + } + impl Default for DierBasic { + fn default() -> DierBasic { + DierBasic(0) + } + } + #[doc = "status register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct SrBasic(pub u32); + impl SrBasic { + #[doc = "Update interrupt flag"] + pub const fn uif(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Update interrupt flag"] + pub fn set_uif(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + } + impl Default for SrBasic { + fn default() -> SrBasic { + SrBasic(0) + } + } + #[doc = "break and dead-time register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Bdtr(pub u32); + impl Bdtr { + #[doc = "Dead-time generator setup"] + pub const fn dtg(&self) -> u8 { + let val = (self.0 >> 0usize) & 0xff; + val as u8 + } + #[doc = "Dead-time generator setup"] + pub fn set_dtg(&mut self, val: u8) { + self.0 = (self.0 & !(0xff << 0usize)) | (((val as u32) & 0xff) << 0usize); + } + #[doc = "Lock configuration"] + pub const fn lock(&self) -> u8 { + let val = (self.0 >> 8usize) & 0x03; + val as u8 + } + #[doc = "Lock configuration"] + pub fn set_lock(&mut self, val: u8) { + self.0 = (self.0 & !(0x03 << 8usize)) | (((val as u32) & 0x03) << 8usize); + } + #[doc = "Off-state selection for Idle mode"] + pub const fn ossi(&self) -> super::vals::Ossi { + let val = (self.0 >> 10usize) & 0x01; + super::vals::Ossi(val as u8) + } + #[doc = "Off-state selection for Idle mode"] + pub fn set_ossi(&mut self, val: super::vals::Ossi) { + self.0 = (self.0 & !(0x01 << 10usize)) | (((val.0 as u32) & 0x01) << 10usize); + } + #[doc = "Off-state selection for Run mode"] + pub const fn ossr(&self) -> super::vals::Ossr { + let val = (self.0 >> 11usize) & 0x01; + super::vals::Ossr(val as u8) + } + #[doc = "Off-state selection for Run mode"] + pub fn set_ossr(&mut self, val: super::vals::Ossr) { + self.0 = (self.0 & !(0x01 << 11usize)) | (((val.0 as u32) & 0x01) << 11usize); + } + #[doc = "Break enable"] + pub const fn bke(&self) -> bool { + let val = (self.0 >> 12usize) & 0x01; + val != 0 + } + #[doc = "Break enable"] + pub fn set_bke(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 12usize)) | (((val as u32) & 0x01) << 12usize); + } + #[doc = "Break polarity"] + pub const fn bkp(&self) -> bool { + let val = (self.0 >> 13usize) & 0x01; + val != 0 + } + #[doc = "Break polarity"] + pub fn set_bkp(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 13usize)) | (((val as u32) & 0x01) << 13usize); + } + #[doc = "Automatic output enable"] + pub const fn aoe(&self) -> bool { + let val = (self.0 >> 14usize) & 0x01; + val != 0 + } + #[doc = "Automatic output enable"] + pub fn set_aoe(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 14usize)) | (((val as u32) & 0x01) << 14usize); + } + #[doc = "Main output enable"] + pub const fn moe(&self) -> bool { + let val = (self.0 >> 15usize) & 0x01; + val != 0 + } + #[doc = "Main output enable"] + pub fn set_moe(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 15usize)) | (((val as u32) & 0x01) << 15usize); + } + } + impl Default for Bdtr { + fn default() -> Bdtr { + Bdtr(0) + } + } + #[doc = "control register 2"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Cr2Gp(pub u32); + impl Cr2Gp { + #[doc = "Capture/compare DMA selection"] + pub const fn ccds(&self) -> super::vals::Ccds { + let val = (self.0 >> 3usize) & 0x01; + super::vals::Ccds(val as u8) + } + #[doc = "Capture/compare DMA selection"] + pub fn set_ccds(&mut self, val: super::vals::Ccds) { + self.0 = (self.0 & !(0x01 << 3usize)) | (((val.0 as u32) & 0x01) << 3usize); + } + #[doc = "Master mode selection"] + pub const fn mms(&self) -> super::vals::Mms { + let val = (self.0 >> 4usize) & 0x07; + super::vals::Mms(val as u8) + } + #[doc = "Master mode selection"] + pub fn set_mms(&mut self, val: super::vals::Mms) { + self.0 = (self.0 & !(0x07 << 4usize)) | (((val.0 as u32) & 0x07) << 4usize); + } + #[doc = "TI1 selection"] + pub const fn ti1s(&self) -> super::vals::Tis { + let val = (self.0 >> 7usize) & 0x01; + super::vals::Tis(val as u8) + } + #[doc = "TI1 selection"] + pub fn set_ti1s(&mut self, val: super::vals::Tis) { + self.0 = (self.0 & !(0x01 << 7usize)) | (((val.0 as u32) & 0x01) << 7usize); + } + } + impl Default for Cr2Gp { + fn default() -> Cr2Gp { + Cr2Gp(0) + } + } + #[doc = "DMA address for full transfer"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Dmar(pub u32); + impl Dmar { + #[doc = "DMA register for burst accesses"] + pub const fn dmab(&self) -> u16 { + let val = (self.0 >> 0usize) & 0xffff; + val as u16 + } + #[doc = "DMA register for burst accesses"] + pub fn set_dmab(&mut self, val: u16) { + self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); + } + } + impl Default for Dmar { + fn default() -> Dmar { + Dmar(0) + } + } + #[doc = "capture/compare mode register 2 (output mode)"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct CcmrOutput(pub u32); + impl CcmrOutput { + #[doc = "Capture/Compare 3 selection"] + pub fn ccs(&self, n: usize) -> super::vals::CcmrOutputCcs { + assert!(n < 2usize); + let offs = 0usize + n * 8usize; + let val = (self.0 >> offs) & 0x03; + super::vals::CcmrOutputCcs(val as u8) + } + #[doc = "Capture/Compare 3 selection"] + pub fn set_ccs(&mut self, n: usize, val: super::vals::CcmrOutputCcs) { + assert!(n < 2usize); + let offs = 0usize + n * 8usize; + self.0 = (self.0 & !(0x03 << offs)) | (((val.0 as u32) & 0x03) << offs); + } + #[doc = "Output compare 3 fast enable"] + pub fn ocfe(&self, n: usize) -> bool { + assert!(n < 2usize); + let offs = 2usize + n * 8usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Output compare 3 fast enable"] + pub fn set_ocfe(&mut self, n: usize, val: bool) { + assert!(n < 2usize); + let offs = 2usize + n * 8usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + #[doc = "Output compare 3 preload enable"] + pub fn ocpe(&self, n: usize) -> super::vals::Ocpe { + assert!(n < 2usize); + let offs = 3usize + n * 8usize; + let val = (self.0 >> offs) & 0x01; + super::vals::Ocpe(val as u8) + } + #[doc = "Output compare 3 preload enable"] + pub fn set_ocpe(&mut self, n: usize, val: super::vals::Ocpe) { + assert!(n < 2usize); + let offs = 3usize + n * 8usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); + } + #[doc = "Output compare 3 mode"] + pub fn ocm(&self, n: usize) -> super::vals::Ocm { + assert!(n < 2usize); + let offs = 4usize + n * 8usize; + let val = (self.0 >> offs) & 0x07; + super::vals::Ocm(val as u8) + } + #[doc = "Output compare 3 mode"] + pub fn set_ocm(&mut self, n: usize, val: super::vals::Ocm) { + assert!(n < 2usize); + let offs = 4usize + n * 8usize; + self.0 = (self.0 & !(0x07 << offs)) | (((val.0 as u32) & 0x07) << offs); + } + #[doc = "Output compare 3 clear enable"] + pub fn occe(&self, n: usize) -> bool { + assert!(n < 2usize); + let offs = 7usize + n * 8usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Output compare 3 clear enable"] + pub fn set_occe(&mut self, n: usize, val: bool) { + assert!(n < 2usize); + let offs = 7usize + n * 8usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + } + impl Default for CcmrOutput { + fn default() -> CcmrOutput { + CcmrOutput(0) + } + } + #[doc = "prescaler"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Psc(pub u32); + impl Psc { + #[doc = "Prescaler value"] + pub const fn psc(&self) -> u16 { + let val = (self.0 >> 0usize) & 0xffff; + val as u16 + } + #[doc = "Prescaler value"] + pub fn set_psc(&mut self, val: u16) { + self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); + } + } + impl Default for Psc { + fn default() -> Psc { + Psc(0) } } #[doc = "DMA/Interrupt enable register"] @@ -492,11 +1080,81 @@ pub mod timer_v1 { DierGp(0) } } + #[doc = "capture/compare enable register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct CcerGp(pub u32); + impl CcerGp { + #[doc = "Capture/Compare 1 output enable"] + pub fn cce(&self, n: usize) -> bool { + assert!(n < 4usize); + let offs = 0usize + n * 4usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Capture/Compare 1 output enable"] + pub fn set_cce(&mut self, n: usize, val: bool) { + assert!(n < 4usize); + let offs = 0usize + n * 4usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + #[doc = "Capture/Compare 1 output Polarity"] + pub fn ccp(&self, n: usize) -> bool { + assert!(n < 4usize); + let offs = 1usize + n * 4usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Capture/Compare 1 output Polarity"] + pub fn set_ccp(&mut self, n: usize, val: bool) { + assert!(n < 4usize); + let offs = 1usize + n * 4usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + #[doc = "Capture/Compare 1 output Polarity"] + pub fn ccnp(&self, n: usize) -> bool { + assert!(n < 4usize); + let offs = 3usize + n * 4usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Capture/Compare 1 output Polarity"] + pub fn set_ccnp(&mut self, n: usize, val: bool) { + assert!(n < 4usize); + let offs = 3usize + n * 4usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + } + impl Default for CcerGp { + fn default() -> CcerGp { + CcerGp(0) + } + } + #[doc = "event generation register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct EgrBasic(pub u32); + impl EgrBasic { + #[doc = "Update generation"] + pub const fn ug(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Update generation"] + pub fn set_ug(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + } + impl Default for EgrBasic { + fn default() -> EgrBasic { + EgrBasic(0) + } + } #[doc = "control register 1"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cr1Basic(pub u32); - impl Cr1Basic { + pub struct Cr1Gp(pub u32); + impl Cr1Gp { #[doc = "Counter enable"] pub const fn cen(&self) -> bool { let val = (self.0 >> 0usize) & 0x01; @@ -533,6 +1191,24 @@ pub mod timer_v1 { pub fn set_opm(&mut self, val: super::vals::Opm) { self.0 = (self.0 & !(0x01 << 3usize)) | (((val.0 as u32) & 0x01) << 3usize); } + #[doc = "Direction"] + pub const fn dir(&self) -> super::vals::Dir { + let val = (self.0 >> 4usize) & 0x01; + super::vals::Dir(val as u8) + } + #[doc = "Direction"] + pub fn set_dir(&mut self, val: super::vals::Dir) { + self.0 = (self.0 & !(0x01 << 4usize)) | (((val.0 as u32) & 0x01) << 4usize); + } + #[doc = "Center-aligned mode selection"] + pub const fn cms(&self) -> super::vals::Cms { + let val = (self.0 >> 5usize) & 0x03; + super::vals::Cms(val as u8) + } + #[doc = "Center-aligned mode selection"] + pub fn set_cms(&mut self, val: super::vals::Cms) { + self.0 = (self.0 & !(0x03 << 5usize)) | (((val.0 as u32) & 0x03) << 5usize); + } #[doc = "Auto-reload preload enable"] pub const fn arpe(&self) -> super::vals::Arpe { let val = (self.0 >> 7usize) & 0x01; @@ -542,51 +1218,19 @@ pub mod timer_v1 { pub fn set_arpe(&mut self, val: super::vals::Arpe) { self.0 = (self.0 & !(0x01 << 7usize)) | (((val.0 as u32) & 0x01) << 7usize); } - } - impl Default for Cr1Basic { - fn default() -> Cr1Basic { - Cr1Basic(0) + #[doc = "Clock division"] + pub const fn ckd(&self) -> super::vals::Ckd { + let val = (self.0 >> 8usize) & 0x03; + super::vals::Ckd(val as u8) + } + #[doc = "Clock division"] + pub fn set_ckd(&mut self, val: super::vals::Ckd) { + self.0 = (self.0 & !(0x03 << 8usize)) | (((val.0 as u32) & 0x03) << 8usize); } } - #[doc = "capture/compare register 1"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ccr32(pub u32); - impl Ccr32 { - #[doc = "Capture/Compare 1 value"] - pub const fn ccr(&self) -> u32 { - let val = (self.0 >> 0usize) & 0xffff_ffff; - val as u32 - } - #[doc = "Capture/Compare 1 value"] - pub fn set_ccr(&mut self, val: u32) { - self.0 = - (self.0 & !(0xffff_ffff << 0usize)) | (((val as u32) & 0xffff_ffff) << 0usize); - } - } - impl Default for Ccr32 { - fn default() -> Ccr32 { - Ccr32(0) - } - } - #[doc = "DMA address for full transfer"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Dmar(pub u32); - impl Dmar { - #[doc = "DMA register for burst accesses"] - pub const fn dmab(&self) -> u16 { - let val = (self.0 >> 0usize) & 0xffff; - val as u16 - } - #[doc = "DMA register for burst accesses"] - pub fn set_dmab(&mut self, val: u16) { - self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); - } - } - impl Default for Dmar { - fn default() -> Dmar { - Dmar(0) + impl Default for Cr1Gp { + fn default() -> Cr1Gp { + Cr1Gp(0) } } #[doc = "counter"] @@ -612,79 +1256,6 @@ pub mod timer_v1 { #[doc = "status register"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] - pub struct SrGp(pub u32); - impl SrGp { - #[doc = "Update interrupt flag"] - pub const fn uif(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Update interrupt flag"] - pub fn set_uif(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "Capture/compare 1 interrupt flag"] - pub fn ccif(&self, n: usize) -> bool { - assert!(n < 4usize); - let offs = 1usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Capture/compare 1 interrupt flag"] - pub fn set_ccif(&mut self, n: usize, val: bool) { - assert!(n < 4usize); - let offs = 1usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "COM interrupt flag"] - pub const fn comif(&self) -> bool { - let val = (self.0 >> 5usize) & 0x01; - val != 0 - } - #[doc = "COM interrupt flag"] - pub fn set_comif(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); - } - #[doc = "Trigger interrupt flag"] - pub const fn tif(&self) -> bool { - let val = (self.0 >> 6usize) & 0x01; - val != 0 - } - #[doc = "Trigger interrupt flag"] - pub fn set_tif(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); - } - #[doc = "Break interrupt flag"] - pub const fn bif(&self) -> bool { - let val = (self.0 >> 7usize) & 0x01; - val != 0 - } - #[doc = "Break interrupt flag"] - pub fn set_bif(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); - } - #[doc = "Capture/Compare 1 overcapture flag"] - pub fn ccof(&self, n: usize) -> bool { - assert!(n < 4usize); - let offs = 9usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Capture/Compare 1 overcapture flag"] - pub fn set_ccof(&mut self, n: usize, val: bool) { - assert!(n < 4usize); - let offs = 9usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - } - impl Default for SrGp { - fn default() -> SrGp { - SrGp(0) - } - } - #[doc = "status register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] pub struct SrAdv(pub u32); impl SrAdv { #[doc = "Update interrupt flag"] @@ -755,66 +1326,6 @@ pub mod timer_v1 { SrAdv(0) } } - #[doc = "event generation register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct EgrGp(pub u32); - impl EgrGp { - #[doc = "Update generation"] - pub const fn ug(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Update generation"] - pub fn set_ug(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "Capture/compare 1 generation"] - pub fn ccg(&self, n: usize) -> bool { - assert!(n < 4usize); - let offs = 1usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Capture/compare 1 generation"] - pub fn set_ccg(&mut self, n: usize, val: bool) { - assert!(n < 4usize); - let offs = 1usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Capture/Compare control update generation"] - pub const fn comg(&self) -> bool { - let val = (self.0 >> 5usize) & 0x01; - val != 0 - } - #[doc = "Capture/Compare control update generation"] - pub fn set_comg(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); - } - #[doc = "Trigger generation"] - pub const fn tg(&self) -> bool { - let val = (self.0 >> 6usize) & 0x01; - val != 0 - } - #[doc = "Trigger generation"] - pub fn set_tg(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); - } - #[doc = "Break generation"] - pub const fn bg(&self) -> bool { - let val = (self.0 >> 7usize) & 0x01; - val != 0 - } - #[doc = "Break generation"] - pub fn set_bg(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); - } - } - impl Default for EgrGp { - fn default() -> EgrGp { - EgrGp(0) - } - } #[doc = "counter"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] @@ -836,134 +1347,78 @@ pub mod timer_v1 { Cnt32(0) } } - #[doc = "event generation register"] + #[doc = "slave mode control register"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] - pub struct EgrAdv(pub u32); - impl EgrAdv { - #[doc = "Update generation"] - pub const fn ug(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 + pub struct Smcr(pub u32); + impl Smcr { + #[doc = "Slave mode selection"] + pub const fn sms(&self) -> super::vals::Sms { + let val = (self.0 >> 0usize) & 0x07; + super::vals::Sms(val as u8) } - #[doc = "Update generation"] - pub fn set_ug(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + #[doc = "Slave mode selection"] + pub fn set_sms(&mut self, val: super::vals::Sms) { + self.0 = (self.0 & !(0x07 << 0usize)) | (((val.0 as u32) & 0x07) << 0usize); } - #[doc = "Capture/compare 1 generation"] - pub fn ccg(&self, n: usize) -> bool { - assert!(n < 4usize); - let offs = 1usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Capture/compare 1 generation"] - pub fn set_ccg(&mut self, n: usize, val: bool) { - assert!(n < 4usize); - let offs = 1usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Capture/Compare control update generation"] - pub const fn comg(&self) -> bool { - let val = (self.0 >> 5usize) & 0x01; - val != 0 - } - #[doc = "Capture/Compare control update generation"] - pub fn set_comg(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); - } - #[doc = "Trigger generation"] - pub const fn tg(&self) -> bool { - let val = (self.0 >> 6usize) & 0x01; - val != 0 - } - #[doc = "Trigger generation"] - pub fn set_tg(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); - } - #[doc = "Break generation"] - pub const fn bg(&self) -> bool { - let val = (self.0 >> 7usize) & 0x01; - val != 0 - } - #[doc = "Break generation"] - pub fn set_bg(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); - } - } - impl Default for EgrAdv { - fn default() -> EgrAdv { - EgrAdv(0) - } - } - #[doc = "control register 2"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cr2Basic(pub u32); - impl Cr2Basic { - #[doc = "Master mode selection"] - pub const fn mms(&self) -> super::vals::Mms { + #[doc = "Trigger selection"] + pub const fn ts(&self) -> super::vals::Ts { let val = (self.0 >> 4usize) & 0x07; - super::vals::Mms(val as u8) + super::vals::Ts(val as u8) } - #[doc = "Master mode selection"] - pub fn set_mms(&mut self, val: super::vals::Mms) { + #[doc = "Trigger selection"] + pub fn set_ts(&mut self, val: super::vals::Ts) { self.0 = (self.0 & !(0x07 << 4usize)) | (((val.0 as u32) & 0x07) << 4usize); } - } - impl Default for Cr2Basic { - fn default() -> Cr2Basic { - Cr2Basic(0) + #[doc = "Master/Slave mode"] + pub const fn msm(&self) -> super::vals::Msm { + let val = (self.0 >> 7usize) & 0x01; + super::vals::Msm(val as u8) + } + #[doc = "Master/Slave mode"] + pub fn set_msm(&mut self, val: super::vals::Msm) { + self.0 = (self.0 & !(0x01 << 7usize)) | (((val.0 as u32) & 0x01) << 7usize); + } + #[doc = "External trigger filter"] + pub const fn etf(&self) -> super::vals::Etf { + let val = (self.0 >> 8usize) & 0x0f; + super::vals::Etf(val as u8) + } + #[doc = "External trigger filter"] + pub fn set_etf(&mut self, val: super::vals::Etf) { + self.0 = (self.0 & !(0x0f << 8usize)) | (((val.0 as u32) & 0x0f) << 8usize); + } + #[doc = "External trigger prescaler"] + pub const fn etps(&self) -> super::vals::Etps { + let val = (self.0 >> 12usize) & 0x03; + super::vals::Etps(val as u8) + } + #[doc = "External trigger prescaler"] + pub fn set_etps(&mut self, val: super::vals::Etps) { + self.0 = (self.0 & !(0x03 << 12usize)) | (((val.0 as u32) & 0x03) << 12usize); + } + #[doc = "External clock enable"] + pub const fn ece(&self) -> super::vals::Ece { + let val = (self.0 >> 14usize) & 0x01; + super::vals::Ece(val as u8) + } + #[doc = "External clock enable"] + pub fn set_ece(&mut self, val: super::vals::Ece) { + self.0 = (self.0 & !(0x01 << 14usize)) | (((val.0 as u32) & 0x01) << 14usize); + } + #[doc = "External trigger polarity"] + pub const fn etp(&self) -> super::vals::Etp { + let val = (self.0 >> 15usize) & 0x01; + super::vals::Etp(val as u8) + } + #[doc = "External trigger polarity"] + pub fn set_etp(&mut self, val: super::vals::Etp) { + self.0 = (self.0 & !(0x01 << 15usize)) | (((val.0 as u32) & 0x01) << 15usize); } } - #[doc = "capture/compare mode register 1 (input mode)"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct CcmrInput(pub u32); - impl CcmrInput { - #[doc = "Capture/Compare 1 selection"] - pub fn ccs(&self, n: usize) -> super::vals::CcmrInputCcs { - assert!(n < 2usize); - let offs = 0usize + n * 8usize; - let val = (self.0 >> offs) & 0x03; - super::vals::CcmrInputCcs(val as u8) - } - #[doc = "Capture/Compare 1 selection"] - pub fn set_ccs(&mut self, n: usize, val: super::vals::CcmrInputCcs) { - assert!(n < 2usize); - let offs = 0usize + n * 8usize; - self.0 = (self.0 & !(0x03 << offs)) | (((val.0 as u32) & 0x03) << offs); - } - #[doc = "Input capture 1 prescaler"] - pub fn icpsc(&self, n: usize) -> u8 { - assert!(n < 2usize); - let offs = 2usize + n * 8usize; - let val = (self.0 >> offs) & 0x03; - val as u8 - } - #[doc = "Input capture 1 prescaler"] - pub fn set_icpsc(&mut self, n: usize, val: u8) { - assert!(n < 2usize); - let offs = 2usize + n * 8usize; - self.0 = (self.0 & !(0x03 << offs)) | (((val as u32) & 0x03) << offs); - } - #[doc = "Input capture 1 filter"] - pub fn icf(&self, n: usize) -> super::vals::Icf { - assert!(n < 2usize); - let offs = 4usize + n * 8usize; - let val = (self.0 >> offs) & 0x0f; - super::vals::Icf(val as u8) - } - #[doc = "Input capture 1 filter"] - pub fn set_icf(&mut self, n: usize, val: super::vals::Icf) { - assert!(n < 2usize); - let offs = 4usize + n * 8usize; - self.0 = (self.0 & !(0x0f << offs)) | (((val.0 as u32) & 0x0f) << offs); - } - } - impl Default for CcmrInput { - fn default() -> CcmrInput { - CcmrInput(0) + impl Default for Smcr { + fn default() -> Smcr { + Smcr(0) } } #[doc = "control register 2"] @@ -1062,11 +1517,324 @@ pub mod timer_v1 { Cr2Adv(0) } } + #[doc = "DMA control register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Dcr(pub u32); + impl Dcr { + #[doc = "DMA base address"] + pub const fn dba(&self) -> u8 { + let val = (self.0 >> 0usize) & 0x1f; + val as u8 + } + #[doc = "DMA base address"] + pub fn set_dba(&mut self, val: u8) { + self.0 = (self.0 & !(0x1f << 0usize)) | (((val as u32) & 0x1f) << 0usize); + } + #[doc = "DMA burst length"] + pub const fn dbl(&self) -> u8 { + let val = (self.0 >> 8usize) & 0x1f; + val as u8 + } + #[doc = "DMA burst length"] + pub fn set_dbl(&mut self, val: u8) { + self.0 = (self.0 & !(0x1f << 8usize)) | (((val as u32) & 0x1f) << 8usize); + } + } + impl Default for Dcr { + fn default() -> Dcr { + Dcr(0) + } + } + #[doc = "capture/compare mode register 1 (input mode)"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct CcmrInput(pub u32); + impl CcmrInput { + #[doc = "Capture/Compare 1 selection"] + pub fn ccs(&self, n: usize) -> super::vals::CcmrInputCcs { + assert!(n < 2usize); + let offs = 0usize + n * 8usize; + let val = (self.0 >> offs) & 0x03; + super::vals::CcmrInputCcs(val as u8) + } + #[doc = "Capture/Compare 1 selection"] + pub fn set_ccs(&mut self, n: usize, val: super::vals::CcmrInputCcs) { + assert!(n < 2usize); + let offs = 0usize + n * 8usize; + self.0 = (self.0 & !(0x03 << offs)) | (((val.0 as u32) & 0x03) << offs); + } + #[doc = "Input capture 1 prescaler"] + pub fn icpsc(&self, n: usize) -> u8 { + assert!(n < 2usize); + let offs = 2usize + n * 8usize; + let val = (self.0 >> offs) & 0x03; + val as u8 + } + #[doc = "Input capture 1 prescaler"] + pub fn set_icpsc(&mut self, n: usize, val: u8) { + assert!(n < 2usize); + let offs = 2usize + n * 8usize; + self.0 = (self.0 & !(0x03 << offs)) | (((val as u32) & 0x03) << offs); + } + #[doc = "Input capture 1 filter"] + pub fn icf(&self, n: usize) -> super::vals::Icf { + assert!(n < 2usize); + let offs = 4usize + n * 8usize; + let val = (self.0 >> offs) & 0x0f; + super::vals::Icf(val as u8) + } + #[doc = "Input capture 1 filter"] + pub fn set_icf(&mut self, n: usize, val: super::vals::Icf) { + assert!(n < 2usize); + let offs = 4usize + n * 8usize; + self.0 = (self.0 & !(0x0f << offs)) | (((val.0 as u32) & 0x0f) << offs); + } + } + impl Default for CcmrInput { + fn default() -> CcmrInput { + CcmrInput(0) + } + } + #[doc = "status register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct SrGp(pub u32); + impl SrGp { + #[doc = "Update interrupt flag"] + pub const fn uif(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Update interrupt flag"] + pub fn set_uif(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "Capture/compare 1 interrupt flag"] + pub fn ccif(&self, n: usize) -> bool { + assert!(n < 4usize); + let offs = 1usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Capture/compare 1 interrupt flag"] + pub fn set_ccif(&mut self, n: usize, val: bool) { + assert!(n < 4usize); + let offs = 1usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + #[doc = "COM interrupt flag"] + pub const fn comif(&self) -> bool { + let val = (self.0 >> 5usize) & 0x01; + val != 0 + } + #[doc = "COM interrupt flag"] + pub fn set_comif(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); + } + #[doc = "Trigger interrupt flag"] + pub const fn tif(&self) -> bool { + let val = (self.0 >> 6usize) & 0x01; + val != 0 + } + #[doc = "Trigger interrupt flag"] + pub fn set_tif(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); + } + #[doc = "Break interrupt flag"] + pub const fn bif(&self) -> bool { + let val = (self.0 >> 7usize) & 0x01; + val != 0 + } + #[doc = "Break interrupt flag"] + pub fn set_bif(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); + } + #[doc = "Capture/Compare 1 overcapture flag"] + pub fn ccof(&self, n: usize) -> bool { + assert!(n < 4usize); + let offs = 9usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Capture/Compare 1 overcapture flag"] + pub fn set_ccof(&mut self, n: usize, val: bool) { + assert!(n < 4usize); + let offs = 9usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + } + impl Default for SrGp { + fn default() -> SrGp { + SrGp(0) + } + } + #[doc = "event generation register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct EgrGp(pub u32); + impl EgrGp { + #[doc = "Update generation"] + pub const fn ug(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Update generation"] + pub fn set_ug(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "Capture/compare 1 generation"] + pub fn ccg(&self, n: usize) -> bool { + assert!(n < 4usize); + let offs = 1usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Capture/compare 1 generation"] + pub fn set_ccg(&mut self, n: usize, val: bool) { + assert!(n < 4usize); + let offs = 1usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + #[doc = "Capture/Compare control update generation"] + pub const fn comg(&self) -> bool { + let val = (self.0 >> 5usize) & 0x01; + val != 0 + } + #[doc = "Capture/Compare control update generation"] + pub fn set_comg(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); + } + #[doc = "Trigger generation"] + pub const fn tg(&self) -> bool { + let val = (self.0 >> 6usize) & 0x01; + val != 0 + } + #[doc = "Trigger generation"] + pub fn set_tg(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); + } + #[doc = "Break generation"] + pub const fn bg(&self) -> bool { + let val = (self.0 >> 7usize) & 0x01; + val != 0 + } + #[doc = "Break generation"] + pub fn set_bg(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); + } + } + impl Default for EgrGp { + fn default() -> EgrGp { + EgrGp(0) + } + } + #[doc = "capture/compare register 1"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ccr16(pub u32); + impl Ccr16 { + #[doc = "Capture/Compare 1 value"] + pub const fn ccr(&self) -> u16 { + let val = (self.0 >> 0usize) & 0xffff; + val as u16 + } + #[doc = "Capture/Compare 1 value"] + pub fn set_ccr(&mut self, val: u16) { + self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); + } + } + impl Default for Ccr16 { + fn default() -> Ccr16 { + Ccr16(0) + } + } + #[doc = "auto-reload register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Arr32(pub u32); + impl Arr32 { + #[doc = "Auto-reload value"] + pub const fn arr(&self) -> u32 { + let val = (self.0 >> 0usize) & 0xffff_ffff; + val as u32 + } + #[doc = "Auto-reload value"] + pub fn set_arr(&mut self, val: u32) { + self.0 = + (self.0 & !(0xffff_ffff << 0usize)) | (((val as u32) & 0xffff_ffff) << 0usize); + } + } + impl Default for Arr32 { + fn default() -> Arr32 { + Arr32(0) + } + } + #[doc = "control register 2"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Cr2Basic(pub u32); + impl Cr2Basic { + #[doc = "Master mode selection"] + pub const fn mms(&self) -> super::vals::Mms { + let val = (self.0 >> 4usize) & 0x07; + super::vals::Mms(val as u8) + } + #[doc = "Master mode selection"] + pub fn set_mms(&mut self, val: super::vals::Mms) { + self.0 = (self.0 & !(0x07 << 4usize)) | (((val.0 as u32) & 0x07) << 4usize); + } + } + impl Default for Cr2Basic { + fn default() -> Cr2Basic { + Cr2Basic(0) + } + } + #[doc = "auto-reload register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Arr16(pub u32); + impl Arr16 { + #[doc = "Auto-reload value"] + pub const fn arr(&self) -> u16 { + let val = (self.0 >> 0usize) & 0xffff; + val as u16 + } + #[doc = "Auto-reload value"] + pub fn set_arr(&mut self, val: u16) { + self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); + } + } + impl Default for Arr16 { + fn default() -> Arr16 { + Arr16(0) + } + } + #[doc = "repetition counter register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Rcr(pub u32); + impl Rcr { + #[doc = "Repetition counter value"] + pub const fn rep(&self) -> u8 { + let val = (self.0 >> 0usize) & 0xff; + val as u8 + } + #[doc = "Repetition counter value"] + pub fn set_rep(&mut self, val: u8) { + self.0 = (self.0 & !(0xff << 0usize)) | (((val as u32) & 0xff) << 0usize); + } + } + impl Default for Rcr { + fn default() -> Rcr { + Rcr(0) + } + } #[doc = "capture/compare enable register"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] - pub struct CcerGp(pub u32); - impl CcerGp { + pub struct CcerAdv(pub u32); + impl CcerAdv { #[doc = "Capture/Compare 1 output enable"] pub fn cce(&self, n: usize) -> bool { assert!(n < 4usize); @@ -1093,6 +1861,19 @@ pub mod timer_v1 { let offs = 1usize + n * 4usize; self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); } + #[doc = "Capture/Compare 1 complementary output enable"] + pub fn ccne(&self, n: usize) -> bool { + assert!(n < 4usize); + let offs = 2usize + n * 4usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Capture/Compare 1 complementary output enable"] + pub fn set_ccne(&mut self, n: usize, val: bool) { + assert!(n < 4usize); + let offs = 2usize + n * 4usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } #[doc = "Capture/Compare 1 output Polarity"] pub fn ccnp(&self, n: usize) -> bool { assert!(n < 4usize); @@ -1107,253 +1888,30 @@ pub mod timer_v1 { self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); } } - impl Default for CcerGp { - fn default() -> CcerGp { - CcerGp(0) + impl Default for CcerAdv { + fn default() -> CcerAdv { + CcerAdv(0) } } - #[doc = "control register 1"] + #[doc = "capture/compare register 1"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cr1Gp(pub u32); - impl Cr1Gp { - #[doc = "Counter enable"] - pub const fn cen(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 + pub struct Ccr32(pub u32); + impl Ccr32 { + #[doc = "Capture/Compare 1 value"] + pub const fn ccr(&self) -> u32 { + let val = (self.0 >> 0usize) & 0xffff_ffff; + val as u32 } - #[doc = "Counter enable"] - pub fn set_cen(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "Update disable"] - pub const fn udis(&self) -> bool { - let val = (self.0 >> 1usize) & 0x01; - val != 0 - } - #[doc = "Update disable"] - pub fn set_udis(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); - } - #[doc = "Update request source"] - pub const fn urs(&self) -> super::vals::Urs { - let val = (self.0 >> 2usize) & 0x01; - super::vals::Urs(val as u8) - } - #[doc = "Update request source"] - pub fn set_urs(&mut self, val: super::vals::Urs) { - self.0 = (self.0 & !(0x01 << 2usize)) | (((val.0 as u32) & 0x01) << 2usize); - } - #[doc = "One-pulse mode"] - pub const fn opm(&self) -> super::vals::Opm { - let val = (self.0 >> 3usize) & 0x01; - super::vals::Opm(val as u8) - } - #[doc = "One-pulse mode"] - pub fn set_opm(&mut self, val: super::vals::Opm) { - self.0 = (self.0 & !(0x01 << 3usize)) | (((val.0 as u32) & 0x01) << 3usize); - } - #[doc = "Direction"] - pub const fn dir(&self) -> super::vals::Dir { - let val = (self.0 >> 4usize) & 0x01; - super::vals::Dir(val as u8) - } - #[doc = "Direction"] - pub fn set_dir(&mut self, val: super::vals::Dir) { - self.0 = (self.0 & !(0x01 << 4usize)) | (((val.0 as u32) & 0x01) << 4usize); - } - #[doc = "Center-aligned mode selection"] - pub const fn cms(&self) -> super::vals::Cms { - let val = (self.0 >> 5usize) & 0x03; - super::vals::Cms(val as u8) - } - #[doc = "Center-aligned mode selection"] - pub fn set_cms(&mut self, val: super::vals::Cms) { - self.0 = (self.0 & !(0x03 << 5usize)) | (((val.0 as u32) & 0x03) << 5usize); - } - #[doc = "Auto-reload preload enable"] - pub const fn arpe(&self) -> super::vals::Arpe { - let val = (self.0 >> 7usize) & 0x01; - super::vals::Arpe(val as u8) - } - #[doc = "Auto-reload preload enable"] - pub fn set_arpe(&mut self, val: super::vals::Arpe) { - self.0 = (self.0 & !(0x01 << 7usize)) | (((val.0 as u32) & 0x01) << 7usize); - } - #[doc = "Clock division"] - pub const fn ckd(&self) -> super::vals::Ckd { - let val = (self.0 >> 8usize) & 0x03; - super::vals::Ckd(val as u8) - } - #[doc = "Clock division"] - pub fn set_ckd(&mut self, val: super::vals::Ckd) { - self.0 = (self.0 & !(0x03 << 8usize)) | (((val.0 as u32) & 0x03) << 8usize); + #[doc = "Capture/Compare 1 value"] + pub fn set_ccr(&mut self, val: u32) { + self.0 = + (self.0 & !(0xffff_ffff << 0usize)) | (((val as u32) & 0xffff_ffff) << 0usize); } } - impl Default for Cr1Gp { - fn default() -> Cr1Gp { - Cr1Gp(0) - } - } - #[doc = "control register 2"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cr2Gp(pub u32); - impl Cr2Gp { - #[doc = "Capture/compare DMA selection"] - pub const fn ccds(&self) -> super::vals::Ccds { - let val = (self.0 >> 3usize) & 0x01; - super::vals::Ccds(val as u8) - } - #[doc = "Capture/compare DMA selection"] - pub fn set_ccds(&mut self, val: super::vals::Ccds) { - self.0 = (self.0 & !(0x01 << 3usize)) | (((val.0 as u32) & 0x01) << 3usize); - } - #[doc = "Master mode selection"] - pub const fn mms(&self) -> super::vals::Mms { - let val = (self.0 >> 4usize) & 0x07; - super::vals::Mms(val as u8) - } - #[doc = "Master mode selection"] - pub fn set_mms(&mut self, val: super::vals::Mms) { - self.0 = (self.0 & !(0x07 << 4usize)) | (((val.0 as u32) & 0x07) << 4usize); - } - #[doc = "TI1 selection"] - pub const fn ti1s(&self) -> super::vals::Tis { - let val = (self.0 >> 7usize) & 0x01; - super::vals::Tis(val as u8) - } - #[doc = "TI1 selection"] - pub fn set_ti1s(&mut self, val: super::vals::Tis) { - self.0 = (self.0 & !(0x01 << 7usize)) | (((val.0 as u32) & 0x01) << 7usize); - } - } - impl Default for Cr2Gp { - fn default() -> Cr2Gp { - Cr2Gp(0) - } - } - #[doc = "break and dead-time register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Bdtr(pub u32); - impl Bdtr { - #[doc = "Dead-time generator setup"] - pub const fn dtg(&self) -> u8 { - let val = (self.0 >> 0usize) & 0xff; - val as u8 - } - #[doc = "Dead-time generator setup"] - pub fn set_dtg(&mut self, val: u8) { - self.0 = (self.0 & !(0xff << 0usize)) | (((val as u32) & 0xff) << 0usize); - } - #[doc = "Lock configuration"] - pub const fn lock(&self) -> u8 { - let val = (self.0 >> 8usize) & 0x03; - val as u8 - } - #[doc = "Lock configuration"] - pub fn set_lock(&mut self, val: u8) { - self.0 = (self.0 & !(0x03 << 8usize)) | (((val as u32) & 0x03) << 8usize); - } - #[doc = "Off-state selection for Idle mode"] - pub const fn ossi(&self) -> super::vals::Ossi { - let val = (self.0 >> 10usize) & 0x01; - super::vals::Ossi(val as u8) - } - #[doc = "Off-state selection for Idle mode"] - pub fn set_ossi(&mut self, val: super::vals::Ossi) { - self.0 = (self.0 & !(0x01 << 10usize)) | (((val.0 as u32) & 0x01) << 10usize); - } - #[doc = "Off-state selection for Run mode"] - pub const fn ossr(&self) -> super::vals::Ossr { - let val = (self.0 >> 11usize) & 0x01; - super::vals::Ossr(val as u8) - } - #[doc = "Off-state selection for Run mode"] - pub fn set_ossr(&mut self, val: super::vals::Ossr) { - self.0 = (self.0 & !(0x01 << 11usize)) | (((val.0 as u32) & 0x01) << 11usize); - } - #[doc = "Break enable"] - pub const fn bke(&self) -> bool { - let val = (self.0 >> 12usize) & 0x01; - val != 0 - } - #[doc = "Break enable"] - pub fn set_bke(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 12usize)) | (((val as u32) & 0x01) << 12usize); - } - #[doc = "Break polarity"] - pub const fn bkp(&self) -> bool { - let val = (self.0 >> 13usize) & 0x01; - val != 0 - } - #[doc = "Break polarity"] - pub fn set_bkp(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 13usize)) | (((val as u32) & 0x01) << 13usize); - } - #[doc = "Automatic output enable"] - pub const fn aoe(&self) -> bool { - let val = (self.0 >> 14usize) & 0x01; - val != 0 - } - #[doc = "Automatic output enable"] - pub fn set_aoe(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 14usize)) | (((val as u32) & 0x01) << 14usize); - } - #[doc = "Main output enable"] - pub const fn moe(&self) -> bool { - let val = (self.0 >> 15usize) & 0x01; - val != 0 - } - #[doc = "Main output enable"] - pub fn set_moe(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 15usize)) | (((val as u32) & 0x01) << 15usize); - } - } - impl Default for Bdtr { - fn default() -> Bdtr { - Bdtr(0) - } - } - #[doc = "prescaler"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Psc(pub u32); - impl Psc { - #[doc = "Prescaler value"] - pub const fn psc(&self) -> u16 { - let val = (self.0 >> 0usize) & 0xffff; - val as u16 - } - #[doc = "Prescaler value"] - pub fn set_psc(&mut self, val: u16) { - self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); - } - } - impl Default for Psc { - fn default() -> Psc { - Psc(0) - } - } - #[doc = "repetition counter register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Rcr(pub u32); - impl Rcr { - #[doc = "Repetition counter value"] - pub const fn rep(&self) -> u8 { - let val = (self.0 >> 0usize) & 0xff; - val as u8 - } - #[doc = "Repetition counter value"] - pub fn set_rep(&mut self, val: u8) { - self.0 = (self.0 & !(0xff << 0usize)) | (((val as u32) & 0xff) << 0usize); - } - } - impl Default for Rcr { - fn default() -> Rcr { - Rcr(0) + impl Default for Ccr32 { + fn default() -> Ccr32 { + Ccr32(0) } } #[doc = "DMA/Interrupt enable register"] @@ -1459,8 +2017,8 @@ pub mod timer_v1 { #[doc = "event generation register"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] - pub struct EgrBasic(pub u32); - impl EgrBasic { + pub struct EgrAdv(pub u32); + impl EgrAdv { #[doc = "Update generation"] pub const fn ug(&self) -> bool { let val = (self.0 >> 0usize) & 0x01; @@ -1470,204 +2028,50 @@ pub mod timer_v1 { pub fn set_ug(&mut self, val: bool) { self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); } - } - impl Default for EgrBasic { - fn default() -> EgrBasic { - EgrBasic(0) - } - } - #[doc = "capture/compare register 1"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ccr16(pub u32); - impl Ccr16 { - #[doc = "Capture/Compare 1 value"] - pub const fn ccr(&self) -> u16 { - let val = (self.0 >> 0usize) & 0xffff; - val as u16 - } - #[doc = "Capture/Compare 1 value"] - pub fn set_ccr(&mut self, val: u16) { - self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); - } - } - impl Default for Ccr16 { - fn default() -> Ccr16 { - Ccr16(0) - } - } - #[doc = "status register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct SrBasic(pub u32); - impl SrBasic { - #[doc = "Update interrupt flag"] - pub const fn uif(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Update interrupt flag"] - pub fn set_uif(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - } - impl Default for SrBasic { - fn default() -> SrBasic { - SrBasic(0) - } - } - #[doc = "DMA control register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Dcr(pub u32); - impl Dcr { - #[doc = "DMA base address"] - pub const fn dba(&self) -> u8 { - let val = (self.0 >> 0usize) & 0x1f; - val as u8 - } - #[doc = "DMA base address"] - pub fn set_dba(&mut self, val: u8) { - self.0 = (self.0 & !(0x1f << 0usize)) | (((val as u32) & 0x1f) << 0usize); - } - #[doc = "DMA burst length"] - pub const fn dbl(&self) -> u8 { - let val = (self.0 >> 8usize) & 0x1f; - val as u8 - } - #[doc = "DMA burst length"] - pub fn set_dbl(&mut self, val: u8) { - self.0 = (self.0 & !(0x1f << 8usize)) | (((val as u32) & 0x1f) << 8usize); - } - } - impl Default for Dcr { - fn default() -> Dcr { - Dcr(0) - } - } - #[doc = "DMA/Interrupt enable register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct DierBasic(pub u32); - impl DierBasic { - #[doc = "Update interrupt enable"] - pub const fn uie(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Update interrupt enable"] - pub fn set_uie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "Update DMA request enable"] - pub const fn ude(&self) -> bool { - let val = (self.0 >> 8usize) & 0x01; - val != 0 - } - #[doc = "Update DMA request enable"] - pub fn set_ude(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); - } - } - impl Default for DierBasic { - fn default() -> DierBasic { - DierBasic(0) - } - } - #[doc = "auto-reload register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Arr16(pub u32); - impl Arr16 { - #[doc = "Auto-reload value"] - pub const fn arr(&self) -> u16 { - let val = (self.0 >> 0usize) & 0xffff; - val as u16 - } - #[doc = "Auto-reload value"] - pub fn set_arr(&mut self, val: u16) { - self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); - } - } - impl Default for Arr16 { - fn default() -> Arr16 { - Arr16(0) - } - } - #[doc = "capture/compare mode register 2 (output mode)"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct CcmrOutput(pub u32); - impl CcmrOutput { - #[doc = "Capture/Compare 3 selection"] - pub fn ccs(&self, n: usize) -> super::vals::CcmrOutputCcs { - assert!(n < 2usize); - let offs = 0usize + n * 8usize; - let val = (self.0 >> offs) & 0x03; - super::vals::CcmrOutputCcs(val as u8) - } - #[doc = "Capture/Compare 3 selection"] - pub fn set_ccs(&mut self, n: usize, val: super::vals::CcmrOutputCcs) { - assert!(n < 2usize); - let offs = 0usize + n * 8usize; - self.0 = (self.0 & !(0x03 << offs)) | (((val.0 as u32) & 0x03) << offs); - } - #[doc = "Output compare 3 fast enable"] - pub fn ocfe(&self, n: usize) -> bool { - assert!(n < 2usize); - let offs = 2usize + n * 8usize; + #[doc = "Capture/compare 1 generation"] + pub fn ccg(&self, n: usize) -> bool { + assert!(n < 4usize); + let offs = 1usize + n * 1usize; let val = (self.0 >> offs) & 0x01; val != 0 } - #[doc = "Output compare 3 fast enable"] - pub fn set_ocfe(&mut self, n: usize, val: bool) { - assert!(n < 2usize); - let offs = 2usize + n * 8usize; + #[doc = "Capture/compare 1 generation"] + pub fn set_ccg(&mut self, n: usize, val: bool) { + assert!(n < 4usize); + let offs = 1usize + n * 1usize; self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); } - #[doc = "Output compare 3 preload enable"] - pub fn ocpe(&self, n: usize) -> super::vals::Ocpe { - assert!(n < 2usize); - let offs = 3usize + n * 8usize; - let val = (self.0 >> offs) & 0x01; - super::vals::Ocpe(val as u8) - } - #[doc = "Output compare 3 preload enable"] - pub fn set_ocpe(&mut self, n: usize, val: super::vals::Ocpe) { - assert!(n < 2usize); - let offs = 3usize + n * 8usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); - } - #[doc = "Output compare 3 mode"] - pub fn ocm(&self, n: usize) -> super::vals::Ocm { - assert!(n < 2usize); - let offs = 4usize + n * 8usize; - let val = (self.0 >> offs) & 0x07; - super::vals::Ocm(val as u8) - } - #[doc = "Output compare 3 mode"] - pub fn set_ocm(&mut self, n: usize, val: super::vals::Ocm) { - assert!(n < 2usize); - let offs = 4usize + n * 8usize; - self.0 = (self.0 & !(0x07 << offs)) | (((val.0 as u32) & 0x07) << offs); - } - #[doc = "Output compare 3 clear enable"] - pub fn occe(&self, n: usize) -> bool { - assert!(n < 2usize); - let offs = 7usize + n * 8usize; - let val = (self.0 >> offs) & 0x01; + #[doc = "Capture/Compare control update generation"] + pub const fn comg(&self) -> bool { + let val = (self.0 >> 5usize) & 0x01; val != 0 } - #[doc = "Output compare 3 clear enable"] - pub fn set_occe(&mut self, n: usize, val: bool) { - assert!(n < 2usize); - let offs = 7usize + n * 8usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + #[doc = "Capture/Compare control update generation"] + pub fn set_comg(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); + } + #[doc = "Trigger generation"] + pub const fn tg(&self) -> bool { + let val = (self.0 >> 6usize) & 0x01; + val != 0 + } + #[doc = "Trigger generation"] + pub fn set_tg(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); + } + #[doc = "Break generation"] + pub const fn bg(&self) -> bool { + let val = (self.0 >> 7usize) & 0x01; + val != 0 + } + #[doc = "Break generation"] + pub fn set_bg(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); } } - impl Default for CcmrOutput { - fn default() -> CcmrOutput { - CcmrOutput(0) + impl Default for EgrAdv { + fn default() -> EgrAdv { + EgrAdv(0) } } } @@ -1675,158 +2079,24 @@ pub mod timer_v1 { use crate::generic::*; #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Icf(pub u8); - impl Icf { - #[doc = "No filter, sampling is done at fDTS"] - pub const NOFILTER: Self = Self(0); - #[doc = "fSAMPLING=fCK_INT, N=2"] - pub const FCK_INT_N2: Self = Self(0x01); - #[doc = "fSAMPLING=fCK_INT, N=4"] - pub const FCK_INT_N4: Self = Self(0x02); - #[doc = "fSAMPLING=fCK_INT, N=8"] - pub const FCK_INT_N8: Self = Self(0x03); - #[doc = "fSAMPLING=fDTS/2, N=6"] - pub const FDTS_DIV2_N6: Self = Self(0x04); - #[doc = "fSAMPLING=fDTS/2, N=8"] - pub const FDTS_DIV2_N8: Self = Self(0x05); - #[doc = "fSAMPLING=fDTS/4, N=6"] - pub const FDTS_DIV4_N6: Self = Self(0x06); - #[doc = "fSAMPLING=fDTS/4, N=8"] - pub const FDTS_DIV4_N8: Self = Self(0x07); - #[doc = "fSAMPLING=fDTS/8, N=6"] - pub const FDTS_DIV8_N6: Self = Self(0x08); - #[doc = "fSAMPLING=fDTS/8, N=8"] - pub const FDTS_DIV8_N8: Self = Self(0x09); - #[doc = "fSAMPLING=fDTS/16, N=5"] - pub const FDTS_DIV16_N5: Self = Self(0x0a); - #[doc = "fSAMPLING=fDTS/16, N=6"] - pub const FDTS_DIV16_N6: Self = Self(0x0b); - #[doc = "fSAMPLING=fDTS/16, N=8"] - pub const FDTS_DIV16_N8: Self = Self(0x0c); - #[doc = "fSAMPLING=fDTS/32, N=5"] - pub const FDTS_DIV32_N5: Self = Self(0x0d); - #[doc = "fSAMPLING=fDTS/32, N=6"] - pub const FDTS_DIV32_N6: Self = Self(0x0e); - #[doc = "fSAMPLING=fDTS/32, N=8"] - pub const FDTS_DIV32_N8: Self = Self(0x0f); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Ccds(pub u8); - impl Ccds { - #[doc = "CCx DMA request sent when CCx event occurs"] - pub const ONCOMPARE: Self = Self(0); - #[doc = "CCx DMA request sent when update event occurs"] - pub const ONUPDATE: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Mms(pub u8); - impl Mms { - #[doc = "The UG bit from the TIMx_EGR register is used as trigger output"] - pub const RESET: Self = Self(0); - #[doc = "The counter enable signal, CNT_EN, is used as trigger output"] - pub const ENABLE: Self = Self(0x01); - #[doc = "The update event is selected as trigger output"] - pub const UPDATE: Self = Self(0x02); - #[doc = "The trigger output send a positive pulse when the CC1IF flag it to be set, as soon as a capture or a compare match occurred"] - pub const COMPAREPULSE: Self = Self(0x03); - #[doc = "OC1REF signal is used as trigger output"] - pub const COMPAREOC1: Self = Self(0x04); - #[doc = "OC2REF signal is used as trigger output"] - pub const COMPAREOC2: Self = Self(0x05); - #[doc = "OC3REF signal is used as trigger output"] - pub const COMPAREOC3: Self = Self(0x06); - #[doc = "OC4REF signal is used as trigger output"] - pub const COMPAREOC4: Self = Self(0x07); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Urs(pub u8); - impl Urs { - #[doc = "Any of counter overflow/underflow, setting UG, or update through slave mode, generates an update interrupt or DMA request"] - pub const ANYEVENT: Self = Self(0); - #[doc = "Only counter overflow/underflow generates an update interrupt or DMA request"] - pub const COUNTERONLY: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Opm(pub u8); - impl Opm { - #[doc = "Counter is not stopped at update event"] + pub struct Sms(pub u8); + impl Sms { + #[doc = "Slave mode disabled - if CEN = ‘1 then the prescaler is clocked directly by the internal clock."] pub const DISABLED: Self = Self(0); - #[doc = "Counter stops counting at the next update event (clearing the CEN bit)"] - pub const ENABLED: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Etps(pub u8); - impl Etps { - #[doc = "Prescaler OFF"] - pub const DIV1: Self = Self(0); - #[doc = "ETRP frequency divided by 2"] - pub const DIV2: Self = Self(0x01); - #[doc = "ETRP frequency divided by 4"] - pub const DIV4: Self = Self(0x02); - #[doc = "ETRP frequency divided by 8"] - pub const DIV8: Self = Self(0x03); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Ckd(pub u8); - impl Ckd { - #[doc = "t_DTS = t_CK_INT"] - pub const DIV1: Self = Self(0); - #[doc = "t_DTS = 2 × t_CK_INT"] - pub const DIV2: Self = Self(0x01); - #[doc = "t_DTS = 4 × t_CK_INT"] - pub const DIV4: Self = Self(0x02); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct CcmrInputCcs(pub u8); - impl CcmrInputCcs { - #[doc = "CCx channel is configured as input, normal mapping: ICx mapped to TIx"] - pub const TI4: Self = Self(0x01); - #[doc = "CCx channel is configured as input, alternate mapping (switches 1 with 2, 3 with 4)"] - pub const TI3: Self = Self(0x02); - #[doc = "CCx channel is configured as input, ICx is mapped on TRC"] - pub const TRC: Self = Self(0x03); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct CcmrOutputCcs(pub u8); - impl CcmrOutputCcs { - #[doc = "CCx channel is configured as output"] - pub const OUTPUT: Self = Self(0); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Ossi(pub u8); - impl Ossi { - #[doc = "When inactive, OC/OCN outputs are disabled"] - pub const DISABLED: Self = Self(0); - #[doc = "When inactive, OC/OCN outputs are forced to idle level"] - pub const IDLELEVEL: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Ts(pub u8); - impl Ts { - #[doc = "Internal Trigger 0 (ITR0)"] - pub const ITR0: Self = Self(0); - #[doc = "Internal Trigger 1 (ITR1)"] - pub const ITR1: Self = Self(0x01); - #[doc = "Internal Trigger 2 (ITR2)"] - pub const ITR2: Self = Self(0x02); - #[doc = "TI1 Edge Detector (TI1F_ED)"] - pub const TI1F_ED: Self = Self(0x04); - #[doc = "Filtered Timer Input 1 (TI1FP1)"] - pub const TI1FP1: Self = Self(0x05); - #[doc = "Filtered Timer Input 2 (TI2FP2)"] - pub const TI2FP2: Self = Self(0x06); - #[doc = "External Trigger input (ETRF)"] - pub const ETRF: Self = Self(0x07); + #[doc = "Encoder mode 1 - Counter counts up/down on TI2FP1 edge depending on TI1FP2 level."] + pub const ENCODER_MODE_1: Self = Self(0x01); + #[doc = "Encoder mode 2 - Counter counts up/down on TI1FP2 edge depending on TI2FP1 level."] + pub const ENCODER_MODE_2: Self = Self(0x02); + #[doc = "Encoder mode 3 - Counter counts up/down on both TI1FP1 and TI2FP2 edges depending on the level of the other input."] + pub const ENCODER_MODE_3: Self = Self(0x03); + #[doc = "Reset Mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter and generates an update of the registers."] + pub const RESET_MODE: Self = Self(0x04); + #[doc = "Gated Mode - The counter clock is enabled when the trigger input (TRGI) is high. The counter stops (but is not reset) as soon as the trigger becomes low. Both start and stop of the counter are controlled."] + pub const GATED_MODE: Self = Self(0x05); + #[doc = "Trigger Mode - The counter starts at a rising edge of the trigger TRGI (but it is not reset). Only the start of the counter is controlled."] + pub const TRIGGER_MODE: Self = Self(0x06); + #[doc = "External Clock Mode 1 - Rising edges of the selected trigger (TRGI) clock the counter."] + pub const EXT_CLOCK_MODE: Self = Self(0x07); } #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] @@ -1860,15 +2130,82 @@ pub mod timer_v1 { } #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Ocpe(pub u8); - impl Ocpe { - #[doc = "Preload register on CCR2 disabled. New values written to CCR2 are taken into account immediately"] + pub struct Ckd(pub u8); + impl Ckd { + #[doc = "t_DTS = t_CK_INT"] + pub const DIV1: Self = Self(0); + #[doc = "t_DTS = 2 × t_CK_INT"] + pub const DIV2: Self = Self(0x01); + #[doc = "t_DTS = 4 × t_CK_INT"] + pub const DIV4: Self = Self(0x02); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Ccds(pub u8); + impl Ccds { + #[doc = "CCx DMA request sent when CCx event occurs"] + pub const ONCOMPARE: Self = Self(0); + #[doc = "CCx DMA request sent when update event occurs"] + pub const ONUPDATE: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Msm(pub u8); + impl Msm { + #[doc = "No action"] + pub const NOSYNC: Self = Self(0); + #[doc = "The effect of an event on the trigger input (TRGI) is delayed to allow a perfect synchronization between the current timer and its slaves (through TRGO). It is useful if we want to synchronize several timers on a single external event."] + pub const SYNC: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Etps(pub u8); + impl Etps { + #[doc = "Prescaler OFF"] + pub const DIV1: Self = Self(0); + #[doc = "ETRP frequency divided by 2"] + pub const DIV2: Self = Self(0x01); + #[doc = "ETRP frequency divided by 4"] + pub const DIV4: Self = Self(0x02); + #[doc = "ETRP frequency divided by 8"] + pub const DIV8: Self = Self(0x03); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Arpe(pub u8); + impl Arpe { + #[doc = "TIMx_APRR register is not buffered"] pub const DISABLED: Self = Self(0); - #[doc = "Preload register on CCR2 enabled. Preload value is loaded into active register on each update event"] + #[doc = "TIMx_APRR register is buffered"] pub const ENABLED: Self = Self(0x01); } #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct CcmrOutputCcs(pub u8); + impl CcmrOutputCcs { + #[doc = "CCx channel is configured as output"] + pub const OUTPUT: Self = Self(0); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Ossr(pub u8); + impl Ossr { + #[doc = "When inactive, OC/OCN outputs are disabled"] + pub const DISABLED: Self = Self(0); + #[doc = "When inactive, OC/OCN outputs are enabled with their inactive level"] + pub const IDLELEVEL: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Dir(pub u8); + impl Dir { + #[doc = "Counter used as upcounter"] + pub const UP: Self = Self(0); + #[doc = "Counter used as downcounter"] + pub const DOWN: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] pub struct Etp(pub u8); impl Etp { #[doc = "ETR is noninverted, active at high level or rising edge"] @@ -1878,6 +2215,24 @@ pub mod timer_v1 { } #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Ocpe(pub u8); + impl Ocpe { + #[doc = "Preload register on CCR2 disabled. New values written to CCR2 are taken into account immediately"] + pub const DISABLED: Self = Self(0); + #[doc = "Preload register on CCR2 enabled. Preload value is loaded into active register on each update event"] + pub const ENABLED: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Urs(pub u8); + impl Urs { + #[doc = "Any of counter overflow/underflow, setting UG, or update through slave mode, generates an update interrupt or DMA request"] + pub const ANYEVENT: Self = Self(0); + #[doc = "Only counter overflow/underflow generates an update interrupt or DMA request"] + pub const COUNTERONLY: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] pub struct Etf(pub u8); impl Etf { #[doc = "No filter, sampling is done at fDTS"] @@ -1915,6 +2270,46 @@ pub mod timer_v1 { } #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Mms(pub u8); + impl Mms { + #[doc = "The UG bit from the TIMx_EGR register is used as trigger output"] + pub const RESET: Self = Self(0); + #[doc = "The counter enable signal, CNT_EN, is used as trigger output"] + pub const ENABLE: Self = Self(0x01); + #[doc = "The update event is selected as trigger output"] + pub const UPDATE: Self = Self(0x02); + #[doc = "The trigger output send a positive pulse when the CC1IF flag it to be set, as soon as a capture or a compare match occurred"] + pub const COMPAREPULSE: Self = Self(0x03); + #[doc = "OC1REF signal is used as trigger output"] + pub const COMPAREOC1: Self = Self(0x04); + #[doc = "OC2REF signal is used as trigger output"] + pub const COMPAREOC2: Self = Self(0x05); + #[doc = "OC3REF signal is used as trigger output"] + pub const COMPAREOC3: Self = Self(0x06); + #[doc = "OC4REF signal is used as trigger output"] + pub const COMPAREOC4: Self = Self(0x07); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Ts(pub u8); + impl Ts { + #[doc = "Internal Trigger 0 (ITR0)"] + pub const ITR0: Self = Self(0); + #[doc = "Internal Trigger 1 (ITR1)"] + pub const ITR1: Self = Self(0x01); + #[doc = "Internal Trigger 2 (ITR2)"] + pub const ITR2: Self = Self(0x02); + #[doc = "TI1 Edge Detector (TI1F_ED)"] + pub const TI1F_ED: Self = Self(0x04); + #[doc = "Filtered Timer Input 1 (TI1FP1)"] + pub const TI1FP1: Self = Self(0x05); + #[doc = "Filtered Timer Input 2 (TI2FP2)"] + pub const TI2FP2: Self = Self(0x06); + #[doc = "External Trigger input (ETRF)"] + pub const ETRF: Self = Self(0x07); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] pub struct Cms(pub u8); impl Cms { #[doc = "The counter counts up or down depending on the direction bit"] @@ -1928,42 +2323,69 @@ pub mod timer_v1 { } #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Sms(pub u8); - impl Sms { - #[doc = "Slave mode disabled - if CEN = ‘1 then the prescaler is clocked directly by the internal clock."] + pub struct Ossi(pub u8); + impl Ossi { + #[doc = "When inactive, OC/OCN outputs are disabled"] pub const DISABLED: Self = Self(0); - #[doc = "Encoder mode 1 - Counter counts up/down on TI2FP1 edge depending on TI1FP2 level."] - pub const ENCODER_MODE_1: Self = Self(0x01); - #[doc = "Encoder mode 2 - Counter counts up/down on TI1FP2 edge depending on TI2FP1 level."] - pub const ENCODER_MODE_2: Self = Self(0x02); - #[doc = "Encoder mode 3 - Counter counts up/down on both TI1FP1 and TI2FP2 edges depending on the level of the other input."] - pub const ENCODER_MODE_3: Self = Self(0x03); - #[doc = "Reset Mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter and generates an update of the registers."] - pub const RESET_MODE: Self = Self(0x04); - #[doc = "Gated Mode - The counter clock is enabled when the trigger input (TRGI) is high. The counter stops (but is not reset) as soon as the trigger becomes low. Both start and stop of the counter are controlled."] - pub const GATED_MODE: Self = Self(0x05); - #[doc = "Trigger Mode - The counter starts at a rising edge of the trigger TRGI (but it is not reset). Only the start of the counter is controlled."] - pub const TRIGGER_MODE: Self = Self(0x06); - #[doc = "External Clock Mode 1 - Rising edges of the selected trigger (TRGI) clock the counter."] - pub const EXT_CLOCK_MODE: Self = Self(0x07); + #[doc = "When inactive, OC/OCN outputs are forced to idle level"] + pub const IDLELEVEL: Self = Self(0x01); } #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Arpe(pub u8); - impl Arpe { - #[doc = "TIMx_APRR register is not buffered"] + pub struct Opm(pub u8); + impl Opm { + #[doc = "Counter is not stopped at update event"] pub const DISABLED: Self = Self(0); - #[doc = "TIMx_APRR register is buffered"] + #[doc = "Counter stops counting at the next update event (clearing the CEN bit)"] pub const ENABLED: Self = Self(0x01); } #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Dir(pub u8); - impl Dir { - #[doc = "Counter used as upcounter"] - pub const UP: Self = Self(0); - #[doc = "Counter used as downcounter"] - pub const DOWN: Self = Self(0x01); + pub struct Icf(pub u8); + impl Icf { + #[doc = "No filter, sampling is done at fDTS"] + pub const NOFILTER: Self = Self(0); + #[doc = "fSAMPLING=fCK_INT, N=2"] + pub const FCK_INT_N2: Self = Self(0x01); + #[doc = "fSAMPLING=fCK_INT, N=4"] + pub const FCK_INT_N4: Self = Self(0x02); + #[doc = "fSAMPLING=fCK_INT, N=8"] + pub const FCK_INT_N8: Self = Self(0x03); + #[doc = "fSAMPLING=fDTS/2, N=6"] + pub const FDTS_DIV2_N6: Self = Self(0x04); + #[doc = "fSAMPLING=fDTS/2, N=8"] + pub const FDTS_DIV2_N8: Self = Self(0x05); + #[doc = "fSAMPLING=fDTS/4, N=6"] + pub const FDTS_DIV4_N6: Self = Self(0x06); + #[doc = "fSAMPLING=fDTS/4, N=8"] + pub const FDTS_DIV4_N8: Self = Self(0x07); + #[doc = "fSAMPLING=fDTS/8, N=6"] + pub const FDTS_DIV8_N6: Self = Self(0x08); + #[doc = "fSAMPLING=fDTS/8, N=8"] + pub const FDTS_DIV8_N8: Self = Self(0x09); + #[doc = "fSAMPLING=fDTS/16, N=5"] + pub const FDTS_DIV16_N5: Self = Self(0x0a); + #[doc = "fSAMPLING=fDTS/16, N=6"] + pub const FDTS_DIV16_N6: Self = Self(0x0b); + #[doc = "fSAMPLING=fDTS/16, N=8"] + pub const FDTS_DIV16_N8: Self = Self(0x0c); + #[doc = "fSAMPLING=fDTS/32, N=5"] + pub const FDTS_DIV32_N5: Self = Self(0x0d); + #[doc = "fSAMPLING=fDTS/32, N=6"] + pub const FDTS_DIV32_N6: Self = Self(0x0e); + #[doc = "fSAMPLING=fDTS/32, N=8"] + pub const FDTS_DIV32_N8: Self = Self(0x0f); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct CcmrInputCcs(pub u8); + impl CcmrInputCcs { + #[doc = "CCx channel is configured as input, normal mapping: ICx mapped to TIx"] + pub const TI4: Self = Self(0x01); + #[doc = "CCx channel is configured as input, alternate mapping (switches 1 with 2, 3 with 4)"] + pub const TI3: Self = Self(0x02); + #[doc = "CCx channel is configured as input, ICx is mapped on TRC"] + pub const TRC: Self = Self(0x03); } #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] @@ -1974,4159 +2396,6 @@ pub mod timer_v1 { #[doc = "The TIMx_CH1, CH2, CH3 pins are connected to TI1 input"] pub const XOR: Self = Self(0x01); } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Msm(pub u8); - impl Msm { - #[doc = "No action"] - pub const NOSYNC: Self = Self(0); - #[doc = "The effect of an event on the trigger input (TRGI) is delayed to allow a perfect synchronization between the current timer and its slaves (through TRGO). It is useful if we want to synchronize several timers on a single external event."] - pub const SYNC: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Ossr(pub u8); - impl Ossr { - #[doc = "When inactive, OC/OCN outputs are disabled"] - pub const DISABLED: Self = Self(0); - #[doc = "When inactive, OC/OCN outputs are enabled with their inactive level"] - pub const IDLELEVEL: Self = Self(0x01); - } - } -} -pub mod rng_v1 { - use crate::generic::*; - #[doc = "Random number generator"] - #[derive(Copy, Clone)] - pub struct Rng(pub *mut u8); - unsafe impl Send for Rng {} - unsafe impl Sync for Rng {} - impl Rng { - #[doc = "control register"] - pub fn cr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(0usize)) } - } - #[doc = "status register"] - pub fn sr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(4usize)) } - } - #[doc = "data register"] - pub fn dr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(8usize)) } - } - } - pub mod regs { - use crate::generic::*; - #[doc = "status register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Sr(pub u32); - impl Sr { - #[doc = "Data ready"] - pub const fn drdy(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Data ready"] - pub fn set_drdy(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "Clock error current status"] - pub const fn cecs(&self) -> bool { - let val = (self.0 >> 1usize) & 0x01; - val != 0 - } - #[doc = "Clock error current status"] - pub fn set_cecs(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); - } - #[doc = "Seed error current status"] - pub const fn secs(&self) -> bool { - let val = (self.0 >> 2usize) & 0x01; - val != 0 - } - #[doc = "Seed error current status"] - pub fn set_secs(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); - } - #[doc = "Clock error interrupt status"] - pub const fn ceis(&self) -> bool { - let val = (self.0 >> 5usize) & 0x01; - val != 0 - } - #[doc = "Clock error interrupt status"] - pub fn set_ceis(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); - } - #[doc = "Seed error interrupt status"] - pub const fn seis(&self) -> bool { - let val = (self.0 >> 6usize) & 0x01; - val != 0 - } - #[doc = "Seed error interrupt status"] - pub fn set_seis(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); - } - } - impl Default for Sr { - fn default() -> Sr { - Sr(0) - } - } - #[doc = "control register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cr(pub u32); - impl Cr { - #[doc = "Random number generator enable"] - pub const fn rngen(&self) -> bool { - let val = (self.0 >> 2usize) & 0x01; - val != 0 - } - #[doc = "Random number generator enable"] - pub fn set_rngen(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); - } - #[doc = "Interrupt enable"] - pub const fn ie(&self) -> bool { - let val = (self.0 >> 3usize) & 0x01; - val != 0 - } - #[doc = "Interrupt enable"] - pub fn set_ie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 3usize)) | (((val as u32) & 0x01) << 3usize); - } - } - impl Default for Cr { - fn default() -> Cr { - Cr(0) - } - } - } -} -pub mod spi_v1 { - use crate::generic::*; - #[doc = "Serial peripheral interface"] - #[derive(Copy, Clone)] - pub struct Spi(pub *mut u8); - unsafe impl Send for Spi {} - unsafe impl Sync for Spi {} - impl Spi { - #[doc = "control register 1"] - pub fn cr1(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(0usize)) } - } - #[doc = "control register 2"] - pub fn cr2(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(4usize)) } - } - #[doc = "status register"] - pub fn sr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(8usize)) } - } - #[doc = "data register"] - pub fn dr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(12usize)) } - } - #[doc = "CRC polynomial register"] - pub fn crcpr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(16usize)) } - } - #[doc = "RX CRC register"] - pub fn rxcrcr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(20usize)) } - } - #[doc = "TX CRC register"] - pub fn txcrcr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(24usize)) } - } - } - pub mod regs { - use crate::generic::*; - #[doc = "TX CRC register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Txcrcr(pub u32); - impl Txcrcr { - #[doc = "Tx CRC register"] - pub const fn tx_crc(&self) -> u16 { - let val = (self.0 >> 0usize) & 0xffff; - val as u16 - } - #[doc = "Tx CRC register"] - pub fn set_tx_crc(&mut self, val: u16) { - self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); - } - } - impl Default for Txcrcr { - fn default() -> Txcrcr { - Txcrcr(0) - } - } - #[doc = "status register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Sr(pub u32); - impl Sr { - #[doc = "Receive buffer not empty"] - pub const fn rxne(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Receive buffer not empty"] - pub fn set_rxne(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "Transmit buffer empty"] - pub const fn txe(&self) -> bool { - let val = (self.0 >> 1usize) & 0x01; - val != 0 - } - #[doc = "Transmit buffer empty"] - pub fn set_txe(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); - } - #[doc = "CRC error flag"] - pub const fn crcerr(&self) -> bool { - let val = (self.0 >> 4usize) & 0x01; - val != 0 - } - #[doc = "CRC error flag"] - pub fn set_crcerr(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 4usize)) | (((val as u32) & 0x01) << 4usize); - } - #[doc = "Mode fault"] - pub const fn modf(&self) -> bool { - let val = (self.0 >> 5usize) & 0x01; - val != 0 - } - #[doc = "Mode fault"] - pub fn set_modf(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); - } - #[doc = "Overrun flag"] - pub const fn ovr(&self) -> bool { - let val = (self.0 >> 6usize) & 0x01; - val != 0 - } - #[doc = "Overrun flag"] - pub fn set_ovr(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); - } - #[doc = "Busy flag"] - pub const fn bsy(&self) -> bool { - let val = (self.0 >> 7usize) & 0x01; - val != 0 - } - #[doc = "Busy flag"] - pub fn set_bsy(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); - } - #[doc = "TI frame format error"] - pub const fn fre(&self) -> bool { - let val = (self.0 >> 8usize) & 0x01; - val != 0 - } - #[doc = "TI frame format error"] - pub fn set_fre(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); - } - } - impl Default for Sr { - fn default() -> Sr { - Sr(0) - } - } - #[doc = "control register 1"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cr1(pub u32); - impl Cr1 { - #[doc = "Clock phase"] - pub const fn cpha(&self) -> super::vals::Cpha { - let val = (self.0 >> 0usize) & 0x01; - super::vals::Cpha(val as u8) - } - #[doc = "Clock phase"] - pub fn set_cpha(&mut self, val: super::vals::Cpha) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val.0 as u32) & 0x01) << 0usize); - } - #[doc = "Clock polarity"] - pub const fn cpol(&self) -> super::vals::Cpol { - let val = (self.0 >> 1usize) & 0x01; - super::vals::Cpol(val as u8) - } - #[doc = "Clock polarity"] - pub fn set_cpol(&mut self, val: super::vals::Cpol) { - self.0 = (self.0 & !(0x01 << 1usize)) | (((val.0 as u32) & 0x01) << 1usize); - } - #[doc = "Master selection"] - pub const fn mstr(&self) -> super::vals::Mstr { - let val = (self.0 >> 2usize) & 0x01; - super::vals::Mstr(val as u8) - } - #[doc = "Master selection"] - pub fn set_mstr(&mut self, val: super::vals::Mstr) { - self.0 = (self.0 & !(0x01 << 2usize)) | (((val.0 as u32) & 0x01) << 2usize); - } - #[doc = "Baud rate control"] - pub const fn br(&self) -> super::vals::Br { - let val = (self.0 >> 3usize) & 0x07; - super::vals::Br(val as u8) - } - #[doc = "Baud rate control"] - pub fn set_br(&mut self, val: super::vals::Br) { - self.0 = (self.0 & !(0x07 << 3usize)) | (((val.0 as u32) & 0x07) << 3usize); - } - #[doc = "SPI enable"] - pub const fn spe(&self) -> bool { - let val = (self.0 >> 6usize) & 0x01; - val != 0 - } - #[doc = "SPI enable"] - pub fn set_spe(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); - } - #[doc = "Frame format"] - pub const fn lsbfirst(&self) -> super::vals::Lsbfirst { - let val = (self.0 >> 7usize) & 0x01; - super::vals::Lsbfirst(val as u8) - } - #[doc = "Frame format"] - pub fn set_lsbfirst(&mut self, val: super::vals::Lsbfirst) { - self.0 = (self.0 & !(0x01 << 7usize)) | (((val.0 as u32) & 0x01) << 7usize); - } - #[doc = "Internal slave select"] - pub const fn ssi(&self) -> bool { - let val = (self.0 >> 8usize) & 0x01; - val != 0 - } - #[doc = "Internal slave select"] - pub fn set_ssi(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); - } - #[doc = "Software slave management"] - pub const fn ssm(&self) -> bool { - let val = (self.0 >> 9usize) & 0x01; - val != 0 - } - #[doc = "Software slave management"] - pub fn set_ssm(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 9usize)) | (((val as u32) & 0x01) << 9usize); - } - #[doc = "Receive only"] - pub const fn rxonly(&self) -> super::vals::Rxonly { - let val = (self.0 >> 10usize) & 0x01; - super::vals::Rxonly(val as u8) - } - #[doc = "Receive only"] - pub fn set_rxonly(&mut self, val: super::vals::Rxonly) { - self.0 = (self.0 & !(0x01 << 10usize)) | (((val.0 as u32) & 0x01) << 10usize); - } - #[doc = "Data frame format"] - pub const fn dff(&self) -> super::vals::Dff { - let val = (self.0 >> 11usize) & 0x01; - super::vals::Dff(val as u8) - } - #[doc = "Data frame format"] - pub fn set_dff(&mut self, val: super::vals::Dff) { - self.0 = (self.0 & !(0x01 << 11usize)) | (((val.0 as u32) & 0x01) << 11usize); - } - #[doc = "CRC transfer next"] - pub const fn crcnext(&self) -> super::vals::Crcnext { - let val = (self.0 >> 12usize) & 0x01; - super::vals::Crcnext(val as u8) - } - #[doc = "CRC transfer next"] - pub fn set_crcnext(&mut self, val: super::vals::Crcnext) { - self.0 = (self.0 & !(0x01 << 12usize)) | (((val.0 as u32) & 0x01) << 12usize); - } - #[doc = "Hardware CRC calculation enable"] - pub const fn crcen(&self) -> bool { - let val = (self.0 >> 13usize) & 0x01; - val != 0 - } - #[doc = "Hardware CRC calculation enable"] - pub fn set_crcen(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 13usize)) | (((val as u32) & 0x01) << 13usize); - } - #[doc = "Output enable in bidirectional mode"] - pub const fn bidioe(&self) -> super::vals::Bidioe { - let val = (self.0 >> 14usize) & 0x01; - super::vals::Bidioe(val as u8) - } - #[doc = "Output enable in bidirectional mode"] - pub fn set_bidioe(&mut self, val: super::vals::Bidioe) { - self.0 = (self.0 & !(0x01 << 14usize)) | (((val.0 as u32) & 0x01) << 14usize); - } - #[doc = "Bidirectional data mode enable"] - pub const fn bidimode(&self) -> super::vals::Bidimode { - let val = (self.0 >> 15usize) & 0x01; - super::vals::Bidimode(val as u8) - } - #[doc = "Bidirectional data mode enable"] - pub fn set_bidimode(&mut self, val: super::vals::Bidimode) { - self.0 = (self.0 & !(0x01 << 15usize)) | (((val.0 as u32) & 0x01) << 15usize); - } - } - impl Default for Cr1 { - fn default() -> Cr1 { - Cr1(0) - } - } - #[doc = "CRC polynomial register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Crcpr(pub u32); - impl Crcpr { - #[doc = "CRC polynomial register"] - pub const fn crcpoly(&self) -> u16 { - let val = (self.0 >> 0usize) & 0xffff; - val as u16 - } - #[doc = "CRC polynomial register"] - pub fn set_crcpoly(&mut self, val: u16) { - self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); - } - } - impl Default for Crcpr { - fn default() -> Crcpr { - Crcpr(0) - } - } - #[doc = "RX CRC register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Rxcrcr(pub u32); - impl Rxcrcr { - #[doc = "Rx CRC register"] - pub const fn rx_crc(&self) -> u16 { - let val = (self.0 >> 0usize) & 0xffff; - val as u16 - } - #[doc = "Rx CRC register"] - pub fn set_rx_crc(&mut self, val: u16) { - self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); - } - } - impl Default for Rxcrcr { - fn default() -> Rxcrcr { - Rxcrcr(0) - } - } - #[doc = "data register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Dr(pub u32); - impl Dr { - #[doc = "Data register"] - pub const fn dr(&self) -> u16 { - let val = (self.0 >> 0usize) & 0xffff; - val as u16 - } - #[doc = "Data register"] - pub fn set_dr(&mut self, val: u16) { - self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); - } - } - impl Default for Dr { - fn default() -> Dr { - Dr(0) - } - } - #[doc = "control register 2"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cr2(pub u32); - impl Cr2 { - #[doc = "Rx buffer DMA enable"] - pub const fn rxdmaen(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Rx buffer DMA enable"] - pub fn set_rxdmaen(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "Tx buffer DMA enable"] - pub const fn txdmaen(&self) -> bool { - let val = (self.0 >> 1usize) & 0x01; - val != 0 - } - #[doc = "Tx buffer DMA enable"] - pub fn set_txdmaen(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); - } - #[doc = "SS output enable"] - pub const fn ssoe(&self) -> bool { - let val = (self.0 >> 2usize) & 0x01; - val != 0 - } - #[doc = "SS output enable"] - pub fn set_ssoe(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); - } - #[doc = "Frame format"] - pub const fn frf(&self) -> super::vals::Frf { - let val = (self.0 >> 4usize) & 0x01; - super::vals::Frf(val as u8) - } - #[doc = "Frame format"] - pub fn set_frf(&mut self, val: super::vals::Frf) { - self.0 = (self.0 & !(0x01 << 4usize)) | (((val.0 as u32) & 0x01) << 4usize); - } - #[doc = "Error interrupt enable"] - pub const fn errie(&self) -> bool { - let val = (self.0 >> 5usize) & 0x01; - val != 0 - } - #[doc = "Error interrupt enable"] - pub fn set_errie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); - } - #[doc = "RX buffer not empty interrupt enable"] - pub const fn rxneie(&self) -> bool { - let val = (self.0 >> 6usize) & 0x01; - val != 0 - } - #[doc = "RX buffer not empty interrupt enable"] - pub fn set_rxneie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); - } - #[doc = "Tx buffer empty interrupt enable"] - pub const fn txeie(&self) -> bool { - let val = (self.0 >> 7usize) & 0x01; - val != 0 - } - #[doc = "Tx buffer empty interrupt enable"] - pub fn set_txeie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); - } - } - impl Default for Cr2 { - fn default() -> Cr2 { - Cr2(0) - } - } - } - pub mod vals { - use crate::generic::*; - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Cpol(pub u8); - impl Cpol { - #[doc = "CK to 0 when idle"] - pub const IDLELOW: Self = Self(0); - #[doc = "CK to 1 when idle"] - pub const IDLEHIGH: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Mstr(pub u8); - impl Mstr { - #[doc = "Slave configuration"] - pub const SLAVE: Self = Self(0); - #[doc = "Master configuration"] - pub const MASTER: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Crcnext(pub u8); - impl Crcnext { - #[doc = "Next transmit value is from Tx buffer"] - pub const TXBUFFER: Self = Self(0); - #[doc = "Next transmit value is from Tx CRC register"] - pub const CRC: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Lsbfirst(pub u8); - impl Lsbfirst { - #[doc = "Data is transmitted/received with the MSB first"] - pub const MSBFIRST: Self = Self(0); - #[doc = "Data is transmitted/received with the LSB first"] - pub const LSBFIRST: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Br(pub u8); - impl Br { - #[doc = "f_PCLK / 2"] - pub const DIV2: Self = Self(0); - #[doc = "f_PCLK / 4"] - pub const DIV4: Self = Self(0x01); - #[doc = "f_PCLK / 8"] - pub const DIV8: Self = Self(0x02); - #[doc = "f_PCLK / 16"] - pub const DIV16: Self = Self(0x03); - #[doc = "f_PCLK / 32"] - pub const DIV32: Self = Self(0x04); - #[doc = "f_PCLK / 64"] - pub const DIV64: Self = Self(0x05); - #[doc = "f_PCLK / 128"] - pub const DIV128: Self = Self(0x06); - #[doc = "f_PCLK / 256"] - pub const DIV256: Self = Self(0x07); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Iscfg(pub u8); - impl Iscfg { - #[doc = "Slave - transmit"] - pub const SLAVETX: Self = Self(0); - #[doc = "Slave - receive"] - pub const SLAVERX: Self = Self(0x01); - #[doc = "Master - transmit"] - pub const MASTERTX: Self = Self(0x02); - #[doc = "Master - receive"] - pub const MASTERRX: Self = Self(0x03); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Cpha(pub u8); - impl Cpha { - #[doc = "The first clock transition is the first data capture edge"] - pub const FIRSTEDGE: Self = Self(0); - #[doc = "The second clock transition is the first data capture edge"] - pub const SECONDEDGE: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Frf(pub u8); - impl Frf { - #[doc = "SPI Motorola mode"] - pub const MOTOROLA: Self = Self(0); - #[doc = "SPI TI mode"] - pub const TI: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Rxonly(pub u8); - impl Rxonly { - #[doc = "Full duplex (Transmit and receive)"] - pub const FULLDUPLEX: Self = Self(0); - #[doc = "Output disabled (Receive-only mode)"] - pub const OUTPUTDISABLED: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Dff(pub u8); - impl Dff { - #[doc = "8-bit data frame format is selected for transmission/reception"] - pub const EIGHTBIT: Self = Self(0); - #[doc = "16-bit data frame format is selected for transmission/reception"] - pub const SIXTEENBIT: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Bidimode(pub u8); - impl Bidimode { - #[doc = "2-line unidirectional data mode selected"] - pub const UNIDIRECTIONAL: Self = Self(0); - #[doc = "1-line bidirectional data mode selected"] - pub const BIDIRECTIONAL: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Frer(pub u8); - impl Frer { - #[doc = "No frame format error"] - pub const NOERROR: Self = Self(0); - #[doc = "A frame format error occurred"] - pub const ERROR: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Bidioe(pub u8); - impl Bidioe { - #[doc = "Output disabled (receive-only mode)"] - pub const OUTPUTDISABLED: Self = Self(0); - #[doc = "Output enabled (transmit-only mode)"] - pub const OUTPUTENABLED: Self = Self(0x01); - } - } -} -pub mod generic { - use core::marker::PhantomData; - #[derive(Copy, Clone)] - pub struct RW; - #[derive(Copy, Clone)] - pub struct R; - #[derive(Copy, Clone)] - pub struct W; - mod sealed { - use super::*; - pub trait Access {} - impl Access for R {} - impl Access for W {} - impl Access for RW {} - } - pub trait Access: sealed::Access + Copy {} - impl Access for R {} - impl Access for W {} - impl Access for RW {} - pub trait Read: Access {} - impl Read for RW {} - impl Read for R {} - pub trait Write: Access {} - impl Write for RW {} - impl Write for W {} - #[derive(Copy, Clone)] - pub struct Reg { - ptr: *mut u8, - phantom: PhantomData<*mut (T, A)>, - } - unsafe impl Send for Reg {} - unsafe impl Sync for Reg {} - impl Reg { - pub fn from_ptr(ptr: *mut u8) -> Self { - Self { - ptr, - phantom: PhantomData, - } - } - pub fn ptr(&self) -> *mut T { - self.ptr as _ - } - } - impl Reg { - pub unsafe fn read(&self) -> T { - (self.ptr as *mut T).read_volatile() - } - } - impl Reg { - pub unsafe fn write_value(&self, val: T) { - (self.ptr as *mut T).write_volatile(val) - } - } - impl Reg { - pub unsafe fn write(&self, f: impl FnOnce(&mut T) -> R) -> R { - let mut val = Default::default(); - let res = f(&mut val); - self.write_value(val); - res - } - } - impl Reg { - pub unsafe fn modify(&self, f: impl FnOnce(&mut T) -> R) -> R { - let mut val = self.read(); - let res = f(&mut val); - self.write_value(val); - res - } - } -} -pub mod gpio_v2 { - use crate::generic::*; - #[doc = "General-purpose I/Os"] - #[derive(Copy, Clone)] - pub struct Gpio(pub *mut u8); - unsafe impl Send for Gpio {} - unsafe impl Sync for Gpio {} - impl Gpio { - #[doc = "GPIO port mode register"] - pub fn moder(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(0usize)) } - } - #[doc = "GPIO port output type register"] - pub fn otyper(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(4usize)) } - } - #[doc = "GPIO port output speed register"] - pub fn ospeedr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(8usize)) } - } - #[doc = "GPIO port pull-up/pull-down register"] - pub fn pupdr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(12usize)) } - } - #[doc = "GPIO port input data register"] - pub fn idr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(16usize)) } - } - #[doc = "GPIO port output data register"] - pub fn odr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(20usize)) } - } - #[doc = "GPIO port bit set/reset register"] - pub fn bsrr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(24usize)) } - } - #[doc = "GPIO port configuration lock register"] - pub fn lckr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(28usize)) } - } - #[doc = "GPIO alternate function register (low, high)"] - pub fn afr(self, n: usize) -> Reg { - assert!(n < 2usize); - unsafe { Reg::from_ptr(self.0.add(32usize + n * 4usize)) } - } - } - pub mod regs { - use crate::generic::*; - #[doc = "GPIO alternate function register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Afr(pub u32); - impl Afr { - #[doc = "Alternate function selection for port x bit y (y = 0..15)"] - pub fn afr(&self, n: usize) -> super::vals::Afr { - assert!(n < 8usize); - let offs = 0usize + n * 4usize; - let val = (self.0 >> offs) & 0x0f; - super::vals::Afr(val as u8) - } - #[doc = "Alternate function selection for port x bit y (y = 0..15)"] - pub fn set_afr(&mut self, n: usize, val: super::vals::Afr) { - assert!(n < 8usize); - let offs = 0usize + n * 4usize; - self.0 = (self.0 & !(0x0f << offs)) | (((val.0 as u32) & 0x0f) << offs); - } - } - impl Default for Afr { - fn default() -> Afr { - Afr(0) - } - } - #[doc = "GPIO port input data register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Idr(pub u32); - impl Idr { - #[doc = "Port input data (y = 0..15)"] - pub fn idr(&self, n: usize) -> super::vals::Idr { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - super::vals::Idr(val as u8) - } - #[doc = "Port input data (y = 0..15)"] - pub fn set_idr(&mut self, n: usize, val: super::vals::Idr) { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); - } - } - impl Default for Idr { - fn default() -> Idr { - Idr(0) - } - } - #[doc = "GPIO port pull-up/pull-down register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Pupdr(pub u32); - impl Pupdr { - #[doc = "Port x configuration bits (y = 0..15)"] - pub fn pupdr(&self, n: usize) -> super::vals::Pupdr { - assert!(n < 16usize); - let offs = 0usize + n * 2usize; - let val = (self.0 >> offs) & 0x03; - super::vals::Pupdr(val as u8) - } - #[doc = "Port x configuration bits (y = 0..15)"] - pub fn set_pupdr(&mut self, n: usize, val: super::vals::Pupdr) { - assert!(n < 16usize); - let offs = 0usize + n * 2usize; - self.0 = (self.0 & !(0x03 << offs)) | (((val.0 as u32) & 0x03) << offs); - } - } - impl Default for Pupdr { - fn default() -> Pupdr { - Pupdr(0) - } - } - #[doc = "GPIO port mode register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Moder(pub u32); - impl Moder { - #[doc = "Port x configuration bits (y = 0..15)"] - pub fn moder(&self, n: usize) -> super::vals::Moder { - assert!(n < 16usize); - let offs = 0usize + n * 2usize; - let val = (self.0 >> offs) & 0x03; - super::vals::Moder(val as u8) - } - #[doc = "Port x configuration bits (y = 0..15)"] - pub fn set_moder(&mut self, n: usize, val: super::vals::Moder) { - assert!(n < 16usize); - let offs = 0usize + n * 2usize; - self.0 = (self.0 & !(0x03 << offs)) | (((val.0 as u32) & 0x03) << offs); - } - } - impl Default for Moder { - fn default() -> Moder { - Moder(0) - } - } - #[doc = "GPIO port output type register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Otyper(pub u32); - impl Otyper { - #[doc = "Port x configuration bits (y = 0..15)"] - pub fn ot(&self, n: usize) -> super::vals::Ot { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - super::vals::Ot(val as u8) - } - #[doc = "Port x configuration bits (y = 0..15)"] - pub fn set_ot(&mut self, n: usize, val: super::vals::Ot) { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); - } - } - impl Default for Otyper { - fn default() -> Otyper { - Otyper(0) - } - } - #[doc = "GPIO port output data register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Odr(pub u32); - impl Odr { - #[doc = "Port output data (y = 0..15)"] - pub fn odr(&self, n: usize) -> super::vals::Odr { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - super::vals::Odr(val as u8) - } - #[doc = "Port output data (y = 0..15)"] - pub fn set_odr(&mut self, n: usize, val: super::vals::Odr) { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); - } - } - impl Default for Odr { - fn default() -> Odr { - Odr(0) - } - } - #[doc = "GPIO port output speed register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ospeedr(pub u32); - impl Ospeedr { - #[doc = "Port x configuration bits (y = 0..15)"] - pub fn ospeedr(&self, n: usize) -> super::vals::Ospeedr { - assert!(n < 16usize); - let offs = 0usize + n * 2usize; - let val = (self.0 >> offs) & 0x03; - super::vals::Ospeedr(val as u8) - } - #[doc = "Port x configuration bits (y = 0..15)"] - pub fn set_ospeedr(&mut self, n: usize, val: super::vals::Ospeedr) { - assert!(n < 16usize); - let offs = 0usize + n * 2usize; - self.0 = (self.0 & !(0x03 << offs)) | (((val.0 as u32) & 0x03) << offs); - } - } - impl Default for Ospeedr { - fn default() -> Ospeedr { - Ospeedr(0) - } - } - #[doc = "GPIO port configuration lock register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Lckr(pub u32); - impl Lckr { - #[doc = "Port x lock bit y (y= 0..15)"] - pub fn lck(&self, n: usize) -> super::vals::Lck { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - super::vals::Lck(val as u8) - } - #[doc = "Port x lock bit y (y= 0..15)"] - pub fn set_lck(&mut self, n: usize, val: super::vals::Lck) { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); - } - #[doc = "Port x lock bit y (y= 0..15)"] - pub const fn lckk(&self) -> super::vals::Lckk { - let val = (self.0 >> 16usize) & 0x01; - super::vals::Lckk(val as u8) - } - #[doc = "Port x lock bit y (y= 0..15)"] - pub fn set_lckk(&mut self, val: super::vals::Lckk) { - self.0 = (self.0 & !(0x01 << 16usize)) | (((val.0 as u32) & 0x01) << 16usize); - } - } - impl Default for Lckr { - fn default() -> Lckr { - Lckr(0) - } - } - #[doc = "GPIO port bit set/reset register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Bsrr(pub u32); - impl Bsrr { - #[doc = "Port x set bit y (y= 0..15)"] - pub fn bs(&self, n: usize) -> bool { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Port x set bit y (y= 0..15)"] - pub fn set_bs(&mut self, n: usize, val: bool) { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Port x set bit y (y= 0..15)"] - pub fn br(&self, n: usize) -> bool { - assert!(n < 16usize); - let offs = 16usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Port x set bit y (y= 0..15)"] - pub fn set_br(&mut self, n: usize, val: bool) { - assert!(n < 16usize); - let offs = 16usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - } - impl Default for Bsrr { - fn default() -> Bsrr { - Bsrr(0) - } - } - } - pub mod vals { - use crate::generic::*; - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Bsw(pub u8); - impl Bsw { - #[doc = "Sets the corresponding ODRx bit"] - pub const SET: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Ot(pub u8); - impl Ot { - #[doc = "Output push-pull (reset state)"] - pub const PUSHPULL: Self = Self(0); - #[doc = "Output open-drain"] - pub const OPENDRAIN: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Pupdr(pub u8); - impl Pupdr { - #[doc = "No pull-up, pull-down"] - pub const FLOATING: Self = Self(0); - #[doc = "Pull-up"] - pub const PULLUP: Self = Self(0x01); - #[doc = "Pull-down"] - pub const PULLDOWN: Self = Self(0x02); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Moder(pub u8); - impl Moder { - #[doc = "Input mode (reset state)"] - pub const INPUT: Self = Self(0); - #[doc = "General purpose output mode"] - pub const OUTPUT: Self = Self(0x01); - #[doc = "Alternate function mode"] - pub const ALTERNATE: Self = Self(0x02); - #[doc = "Analog mode"] - pub const ANALOG: Self = Self(0x03); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Idr(pub u8); - impl Idr { - #[doc = "Input is logic low"] - pub const LOW: Self = Self(0); - #[doc = "Input is logic high"] - pub const HIGH: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Afr(pub u8); - impl Afr { - #[doc = "AF0"] - pub const AF0: Self = Self(0); - #[doc = "AF1"] - pub const AF1: Self = Self(0x01); - #[doc = "AF2"] - pub const AF2: Self = Self(0x02); - #[doc = "AF3"] - pub const AF3: Self = Self(0x03); - #[doc = "AF4"] - pub const AF4: Self = Self(0x04); - #[doc = "AF5"] - pub const AF5: Self = Self(0x05); - #[doc = "AF6"] - pub const AF6: Self = Self(0x06); - #[doc = "AF7"] - pub const AF7: Self = Self(0x07); - #[doc = "AF8"] - pub const AF8: Self = Self(0x08); - #[doc = "AF9"] - pub const AF9: Self = Self(0x09); - #[doc = "AF10"] - pub const AF10: Self = Self(0x0a); - #[doc = "AF11"] - pub const AF11: Self = Self(0x0b); - #[doc = "AF12"] - pub const AF12: Self = Self(0x0c); - #[doc = "AF13"] - pub const AF13: Self = Self(0x0d); - #[doc = "AF14"] - pub const AF14: Self = Self(0x0e); - #[doc = "AF15"] - pub const AF15: Self = Self(0x0f); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Brw(pub u8); - impl Brw { - #[doc = "Resets the corresponding ODRx bit"] - pub const RESET: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Odr(pub u8); - impl Odr { - #[doc = "Set output to logic low"] - pub const LOW: Self = Self(0); - #[doc = "Set output to logic high"] - pub const HIGH: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Ospeedr(pub u8); - impl Ospeedr { - #[doc = "Low speed"] - pub const LOWSPEED: Self = Self(0); - #[doc = "Medium speed"] - pub const MEDIUMSPEED: Self = Self(0x01); - #[doc = "High speed"] - pub const HIGHSPEED: Self = Self(0x02); - #[doc = "Very high speed"] - pub const VERYHIGHSPEED: Self = Self(0x03); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Lckk(pub u8); - impl Lckk { - #[doc = "Port configuration lock key not active"] - pub const NOTACTIVE: Self = Self(0); - #[doc = "Port configuration lock key active"] - pub const ACTIVE: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Lck(pub u8); - impl Lck { - #[doc = "Port configuration not locked"] - pub const UNLOCKED: Self = Self(0); - #[doc = "Port configuration locked"] - pub const LOCKED: Self = Self(0x01); - } - } -} -pub mod dma_v1 { - use crate::generic::*; - #[doc = "DMA controller"] - #[derive(Copy, Clone)] - pub struct Dma(pub *mut u8); - unsafe impl Send for Dma {} - unsafe impl Sync for Dma {} - impl Dma { - #[doc = "DMA interrupt status register (DMA_ISR)"] - pub fn isr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(0usize)) } - } - #[doc = "DMA interrupt flag clear register (DMA_IFCR)"] - pub fn ifcr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(4usize)) } - } - #[doc = "Channel cluster: CCR?, CNDTR?, CPAR?, and CMAR? registers"] - pub fn ch(self, n: usize) -> Ch { - assert!(n < 7usize); - unsafe { Ch(self.0.add(8usize + n * 20usize)) } - } - } - #[doc = "Channel cluster: CCR?, CNDTR?, CPAR?, and CMAR? registers"] - #[derive(Copy, Clone)] - pub struct Ch(pub *mut u8); - unsafe impl Send for Ch {} - unsafe impl Sync for Ch {} - impl Ch { - #[doc = "DMA channel configuration register (DMA_CCR)"] - pub fn cr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(0usize)) } - } - #[doc = "DMA channel 1 number of data register"] - pub fn ndtr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(4usize)) } - } - #[doc = "DMA channel 1 peripheral address register"] - pub fn par(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(8usize)) } - } - #[doc = "DMA channel 1 memory address register"] - pub fn mar(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(12usize)) } - } - } - pub mod vals { - use crate::generic::*; - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Size(pub u8); - impl Size { - #[doc = "8-bit size"] - pub const BITS8: Self = Self(0); - #[doc = "16-bit size"] - pub const BITS16: Self = Self(0x01); - #[doc = "32-bit size"] - pub const BITS32: Self = Self(0x02); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Memmem(pub u8); - impl Memmem { - #[doc = "Memory to memory mode disabled"] - pub const DISABLED: Self = Self(0); - #[doc = "Memory to memory mode enabled"] - pub const ENABLED: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Dir(pub u8); - impl Dir { - #[doc = "Read from peripheral"] - pub const FROMPERIPHERAL: Self = Self(0); - #[doc = "Read from memory"] - pub const FROMMEMORY: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Inc(pub u8); - impl Inc { - #[doc = "Increment mode disabled"] - pub const DISABLED: Self = Self(0); - #[doc = "Increment mode enabled"] - pub const ENABLED: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Circ(pub u8); - impl Circ { - #[doc = "Circular buffer disabled"] - pub const DISABLED: Self = Self(0); - #[doc = "Circular buffer enabled"] - pub const ENABLED: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Pl(pub u8); - impl Pl { - #[doc = "Low priority"] - pub const LOW: Self = Self(0); - #[doc = "Medium priority"] - pub const MEDIUM: Self = Self(0x01); - #[doc = "High priority"] - pub const HIGH: Self = Self(0x02); - #[doc = "Very high priority"] - pub const VERYHIGH: Self = Self(0x03); - } - } - pub mod regs { - use crate::generic::*; - #[doc = "DMA interrupt status register (DMA_ISR)"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Isr(pub u32); - impl Isr { - #[doc = "Channel 1 Global interrupt flag"] - pub fn gif(&self, n: usize) -> bool { - assert!(n < 7usize); - let offs = 0usize + n * 4usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Channel 1 Global interrupt flag"] - pub fn set_gif(&mut self, n: usize, val: bool) { - assert!(n < 7usize); - let offs = 0usize + n * 4usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Channel 1 Transfer Complete flag"] - pub fn tcif(&self, n: usize) -> bool { - assert!(n < 7usize); - let offs = 1usize + n * 4usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Channel 1 Transfer Complete flag"] - pub fn set_tcif(&mut self, n: usize, val: bool) { - assert!(n < 7usize); - let offs = 1usize + n * 4usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Channel 1 Half Transfer Complete flag"] - pub fn htif(&self, n: usize) -> bool { - assert!(n < 7usize); - let offs = 2usize + n * 4usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Channel 1 Half Transfer Complete flag"] - pub fn set_htif(&mut self, n: usize, val: bool) { - assert!(n < 7usize); - let offs = 2usize + n * 4usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Channel 1 Transfer Error flag"] - pub fn teif(&self, n: usize) -> bool { - assert!(n < 7usize); - let offs = 3usize + n * 4usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Channel 1 Transfer Error flag"] - pub fn set_teif(&mut self, n: usize, val: bool) { - assert!(n < 7usize); - let offs = 3usize + n * 4usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - } - impl Default for Isr { - fn default() -> Isr { - Isr(0) - } - } - #[doc = "DMA channel 1 number of data register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ndtr(pub u32); - impl Ndtr { - #[doc = "Number of data to transfer"] - pub const fn ndt(&self) -> u16 { - let val = (self.0 >> 0usize) & 0xffff; - val as u16 - } - #[doc = "Number of data to transfer"] - pub fn set_ndt(&mut self, val: u16) { - self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); - } - } - impl Default for Ndtr { - fn default() -> Ndtr { - Ndtr(0) - } - } - #[doc = "DMA interrupt flag clear register (DMA_IFCR)"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ifcr(pub u32); - impl Ifcr { - #[doc = "Channel 1 Global interrupt clear"] - pub fn cgif(&self, n: usize) -> bool { - assert!(n < 7usize); - let offs = 0usize + n * 4usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Channel 1 Global interrupt clear"] - pub fn set_cgif(&mut self, n: usize, val: bool) { - assert!(n < 7usize); - let offs = 0usize + n * 4usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Channel 1 Transfer Complete clear"] - pub fn ctcif(&self, n: usize) -> bool { - assert!(n < 7usize); - let offs = 1usize + n * 4usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Channel 1 Transfer Complete clear"] - pub fn set_ctcif(&mut self, n: usize, val: bool) { - assert!(n < 7usize); - let offs = 1usize + n * 4usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Channel 1 Half Transfer clear"] - pub fn chtif(&self, n: usize) -> bool { - assert!(n < 7usize); - let offs = 2usize + n * 4usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Channel 1 Half Transfer clear"] - pub fn set_chtif(&mut self, n: usize, val: bool) { - assert!(n < 7usize); - let offs = 2usize + n * 4usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Channel 1 Transfer Error clear"] - pub fn cteif(&self, n: usize) -> bool { - assert!(n < 7usize); - let offs = 3usize + n * 4usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Channel 1 Transfer Error clear"] - pub fn set_cteif(&mut self, n: usize, val: bool) { - assert!(n < 7usize); - let offs = 3usize + n * 4usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - } - impl Default for Ifcr { - fn default() -> Ifcr { - Ifcr(0) - } - } - #[doc = "DMA channel configuration register (DMA_CCR)"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cr(pub u32); - impl Cr { - #[doc = "Channel enable"] - pub const fn en(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Channel enable"] - pub fn set_en(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "Transfer complete interrupt enable"] - pub const fn tcie(&self) -> bool { - let val = (self.0 >> 1usize) & 0x01; - val != 0 - } - #[doc = "Transfer complete interrupt enable"] - pub fn set_tcie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); - } - #[doc = "Half Transfer interrupt enable"] - pub const fn htie(&self) -> bool { - let val = (self.0 >> 2usize) & 0x01; - val != 0 - } - #[doc = "Half Transfer interrupt enable"] - pub fn set_htie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); - } - #[doc = "Transfer error interrupt enable"] - pub const fn teie(&self) -> bool { - let val = (self.0 >> 3usize) & 0x01; - val != 0 - } - #[doc = "Transfer error interrupt enable"] - pub fn set_teie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 3usize)) | (((val as u32) & 0x01) << 3usize); - } - #[doc = "Data transfer direction"] - pub const fn dir(&self) -> super::vals::Dir { - let val = (self.0 >> 4usize) & 0x01; - super::vals::Dir(val as u8) - } - #[doc = "Data transfer direction"] - pub fn set_dir(&mut self, val: super::vals::Dir) { - self.0 = (self.0 & !(0x01 << 4usize)) | (((val.0 as u32) & 0x01) << 4usize); - } - #[doc = "Circular mode"] - pub const fn circ(&self) -> super::vals::Circ { - let val = (self.0 >> 5usize) & 0x01; - super::vals::Circ(val as u8) - } - #[doc = "Circular mode"] - pub fn set_circ(&mut self, val: super::vals::Circ) { - self.0 = (self.0 & !(0x01 << 5usize)) | (((val.0 as u32) & 0x01) << 5usize); - } - #[doc = "Peripheral increment mode"] - pub const fn pinc(&self) -> super::vals::Inc { - let val = (self.0 >> 6usize) & 0x01; - super::vals::Inc(val as u8) - } - #[doc = "Peripheral increment mode"] - pub fn set_pinc(&mut self, val: super::vals::Inc) { - self.0 = (self.0 & !(0x01 << 6usize)) | (((val.0 as u32) & 0x01) << 6usize); - } - #[doc = "Memory increment mode"] - pub const fn minc(&self) -> super::vals::Inc { - let val = (self.0 >> 7usize) & 0x01; - super::vals::Inc(val as u8) - } - #[doc = "Memory increment mode"] - pub fn set_minc(&mut self, val: super::vals::Inc) { - self.0 = (self.0 & !(0x01 << 7usize)) | (((val.0 as u32) & 0x01) << 7usize); - } - #[doc = "Peripheral size"] - pub const fn psize(&self) -> super::vals::Size { - let val = (self.0 >> 8usize) & 0x03; - super::vals::Size(val as u8) - } - #[doc = "Peripheral size"] - pub fn set_psize(&mut self, val: super::vals::Size) { - self.0 = (self.0 & !(0x03 << 8usize)) | (((val.0 as u32) & 0x03) << 8usize); - } - #[doc = "Memory size"] - pub const fn msize(&self) -> super::vals::Size { - let val = (self.0 >> 10usize) & 0x03; - super::vals::Size(val as u8) - } - #[doc = "Memory size"] - pub fn set_msize(&mut self, val: super::vals::Size) { - self.0 = (self.0 & !(0x03 << 10usize)) | (((val.0 as u32) & 0x03) << 10usize); - } - #[doc = "Channel Priority level"] - pub const fn pl(&self) -> super::vals::Pl { - let val = (self.0 >> 12usize) & 0x03; - super::vals::Pl(val as u8) - } - #[doc = "Channel Priority level"] - pub fn set_pl(&mut self, val: super::vals::Pl) { - self.0 = (self.0 & !(0x03 << 12usize)) | (((val.0 as u32) & 0x03) << 12usize); - } - #[doc = "Memory to memory mode"] - pub const fn mem2mem(&self) -> super::vals::Memmem { - let val = (self.0 >> 14usize) & 0x01; - super::vals::Memmem(val as u8) - } - #[doc = "Memory to memory mode"] - pub fn set_mem2mem(&mut self, val: super::vals::Memmem) { - self.0 = (self.0 & !(0x01 << 14usize)) | (((val.0 as u32) & 0x01) << 14usize); - } - } - impl Default for Cr { - fn default() -> Cr { - Cr(0) - } - } - } -} -pub mod exti_v1 { - use crate::generic::*; - #[doc = "External interrupt/event controller"] - #[derive(Copy, Clone)] - pub struct Exti(pub *mut u8); - unsafe impl Send for Exti {} - unsafe impl Sync for Exti {} - impl Exti { - #[doc = "Interrupt mask register (EXTI_IMR)"] - pub fn imr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(0usize)) } - } - #[doc = "Event mask register (EXTI_EMR)"] - pub fn emr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(4usize)) } - } - #[doc = "Rising Trigger selection register (EXTI_RTSR)"] - pub fn rtsr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(8usize)) } - } - #[doc = "Falling Trigger selection register (EXTI_FTSR)"] - pub fn ftsr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(12usize)) } - } - #[doc = "Software interrupt event register (EXTI_SWIER)"] - pub fn swier(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(16usize)) } - } - #[doc = "Pending register (EXTI_PR)"] - pub fn pr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(20usize)) } - } - } - pub mod regs { - use crate::generic::*; - #[doc = "Rising Trigger selection register (EXTI_RTSR)"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Rtsr(pub u32); - impl Rtsr { - #[doc = "Rising trigger event configuration of line 0"] - pub fn tr(&self, n: usize) -> super::vals::Tr { - assert!(n < 23usize); - let offs = 0usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - super::vals::Tr(val as u8) - } - #[doc = "Rising trigger event configuration of line 0"] - pub fn set_tr(&mut self, n: usize, val: super::vals::Tr) { - assert!(n < 23usize); - let offs = 0usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); - } - } - impl Default for Rtsr { - fn default() -> Rtsr { - Rtsr(0) - } - } - #[doc = "Falling Trigger selection register (EXTI_FTSR)"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ftsr(pub u32); - impl Ftsr { - #[doc = "Falling trigger event configuration of line 0"] - pub fn tr(&self, n: usize) -> super::vals::Tr { - assert!(n < 23usize); - let offs = 0usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - super::vals::Tr(val as u8) - } - #[doc = "Falling trigger event configuration of line 0"] - pub fn set_tr(&mut self, n: usize, val: super::vals::Tr) { - assert!(n < 23usize); - let offs = 0usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); - } - } - impl Default for Ftsr { - fn default() -> Ftsr { - Ftsr(0) - } - } - #[doc = "Event mask register (EXTI_EMR)"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Emr(pub u32); - impl Emr { - #[doc = "Event Mask on line 0"] - pub fn mr(&self, n: usize) -> super::vals::Mr { - assert!(n < 23usize); - let offs = 0usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - super::vals::Mr(val as u8) - } - #[doc = "Event Mask on line 0"] - pub fn set_mr(&mut self, n: usize, val: super::vals::Mr) { - assert!(n < 23usize); - let offs = 0usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); - } - } - impl Default for Emr { - fn default() -> Emr { - Emr(0) - } - } - #[doc = "Software interrupt event register (EXTI_SWIER)"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Swier(pub u32); - impl Swier { - #[doc = "Software Interrupt on line 0"] - pub fn swier(&self, n: usize) -> bool { - assert!(n < 23usize); - let offs = 0usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Software Interrupt on line 0"] - pub fn set_swier(&mut self, n: usize, val: bool) { - assert!(n < 23usize); - let offs = 0usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - } - impl Default for Swier { - fn default() -> Swier { - Swier(0) - } - } - #[doc = "Interrupt mask register (EXTI_IMR)"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Imr(pub u32); - impl Imr { - #[doc = "Interrupt Mask on line 0"] - pub fn mr(&self, n: usize) -> super::vals::Mr { - assert!(n < 23usize); - let offs = 0usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - super::vals::Mr(val as u8) - } - #[doc = "Interrupt Mask on line 0"] - pub fn set_mr(&mut self, n: usize, val: super::vals::Mr) { - assert!(n < 23usize); - let offs = 0usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); - } - } - impl Default for Imr { - fn default() -> Imr { - Imr(0) - } - } - #[doc = "Pending register (EXTI_PR)"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Pr(pub u32); - impl Pr { - #[doc = "Pending bit 0"] - pub fn pr(&self, n: usize) -> bool { - assert!(n < 23usize); - let offs = 0usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Pending bit 0"] - pub fn set_pr(&mut self, n: usize, val: bool) { - assert!(n < 23usize); - let offs = 0usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - } - impl Default for Pr { - fn default() -> Pr { - Pr(0) - } - } - } - pub mod vals { - use crate::generic::*; - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Swierw(pub u8); - impl Swierw { - #[doc = "Generates an interrupt request"] - pub const PEND: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Mr(pub u8); - impl Mr { - #[doc = "Interrupt request line is masked"] - pub const MASKED: Self = Self(0); - #[doc = "Interrupt request line is unmasked"] - pub const UNMASKED: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Prr(pub u8); - impl Prr { - #[doc = "No trigger request occurred"] - pub const NOTPENDING: Self = Self(0); - #[doc = "Selected trigger request occurred"] - pub const PENDING: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Prw(pub u8); - impl Prw { - #[doc = "Clears pending bit"] - pub const CLEAR: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Tr(pub u8); - impl Tr { - #[doc = "Falling edge trigger is disabled"] - pub const DISABLED: Self = Self(0); - #[doc = "Falling edge trigger is enabled"] - pub const ENABLED: Self = Self(0x01); - } - } -} -pub mod syscfg_f4 { - use crate::generic::*; - #[doc = "System configuration controller"] - #[derive(Copy, Clone)] - pub struct Syscfg(pub *mut u8); - unsafe impl Send for Syscfg {} - unsafe impl Sync for Syscfg {} - impl Syscfg { - #[doc = "memory remap register"] - pub fn memrm(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(0usize)) } - } - #[doc = "peripheral mode configuration register"] - pub fn pmc(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(4usize)) } - } - #[doc = "external interrupt configuration register"] - pub fn exticr(self, n: usize) -> Reg { - assert!(n < 4usize); - unsafe { Reg::from_ptr(self.0.add(8usize + n * 4usize)) } - } - #[doc = "Compensation cell control register"] - pub fn cmpcr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(32usize)) } - } - } - pub mod regs { - use crate::generic::*; - #[doc = "memory remap register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Memrm(pub u32); - impl Memrm { - #[doc = "Memory mapping selection"] - pub const fn mem_mode(&self) -> u8 { - let val = (self.0 >> 0usize) & 0x07; - val as u8 - } - #[doc = "Memory mapping selection"] - pub fn set_mem_mode(&mut self, val: u8) { - self.0 = (self.0 & !(0x07 << 0usize)) | (((val as u32) & 0x07) << 0usize); - } - #[doc = "Flash bank mode selection"] - pub const fn fb_mode(&self) -> bool { - let val = (self.0 >> 8usize) & 0x01; - val != 0 - } - #[doc = "Flash bank mode selection"] - pub fn set_fb_mode(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); - } - #[doc = "FMC memory mapping swap"] - pub const fn swp_fmc(&self) -> u8 { - let val = (self.0 >> 10usize) & 0x03; - val as u8 - } - #[doc = "FMC memory mapping swap"] - pub fn set_swp_fmc(&mut self, val: u8) { - self.0 = (self.0 & !(0x03 << 10usize)) | (((val as u32) & 0x03) << 10usize); - } - } - impl Default for Memrm { - fn default() -> Memrm { - Memrm(0) - } - } - #[doc = "Compensation cell control register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cmpcr(pub u32); - impl Cmpcr { - #[doc = "Compensation cell power-down"] - pub const fn cmp_pd(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Compensation cell power-down"] - pub fn set_cmp_pd(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "READY"] - pub const fn ready(&self) -> bool { - let val = (self.0 >> 8usize) & 0x01; - val != 0 - } - #[doc = "READY"] - pub fn set_ready(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); - } - } - impl Default for Cmpcr { - fn default() -> Cmpcr { - Cmpcr(0) - } - } - #[doc = "external interrupt configuration register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Exticr(pub u32); - impl Exticr { - #[doc = "EXTI x configuration"] - pub fn exti(&self, n: usize) -> u8 { - assert!(n < 4usize); - let offs = 0usize + n * 4usize; - let val = (self.0 >> offs) & 0x0f; - val as u8 - } - #[doc = "EXTI x configuration"] - pub fn set_exti(&mut self, n: usize, val: u8) { - assert!(n < 4usize); - let offs = 0usize + n * 4usize; - self.0 = (self.0 & !(0x0f << offs)) | (((val as u32) & 0x0f) << offs); - } - } - impl Default for Exticr { - fn default() -> Exticr { - Exticr(0) - } - } - #[doc = "peripheral mode configuration register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Pmc(pub u32); - impl Pmc { - #[doc = "ADC1DC2"] - pub const fn adc1dc2(&self) -> bool { - let val = (self.0 >> 16usize) & 0x01; - val != 0 - } - #[doc = "ADC1DC2"] - pub fn set_adc1dc2(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 16usize)) | (((val as u32) & 0x01) << 16usize); - } - #[doc = "ADC2DC2"] - pub const fn adc2dc2(&self) -> bool { - let val = (self.0 >> 17usize) & 0x01; - val != 0 - } - #[doc = "ADC2DC2"] - pub fn set_adc2dc2(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 17usize)) | (((val as u32) & 0x01) << 17usize); - } - #[doc = "ADC3DC2"] - pub const fn adc3dc2(&self) -> bool { - let val = (self.0 >> 18usize) & 0x01; - val != 0 - } - #[doc = "ADC3DC2"] - pub fn set_adc3dc2(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 18usize)) | (((val as u32) & 0x01) << 18usize); - } - #[doc = "Ethernet PHY interface selection"] - pub const fn mii_rmii_sel(&self) -> bool { - let val = (self.0 >> 23usize) & 0x01; - val != 0 - } - #[doc = "Ethernet PHY interface selection"] - pub fn set_mii_rmii_sel(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 23usize)) | (((val as u32) & 0x01) << 23usize); - } - } - impl Default for Pmc { - fn default() -> Pmc { - Pmc(0) - } - } - } -} -pub mod usart_v1 { - use crate::generic::*; - #[doc = "Universal synchronous asynchronous receiver transmitter"] - #[derive(Copy, Clone)] - pub struct Usart(pub *mut u8); - unsafe impl Send for Usart {} - unsafe impl Sync for Usart {} - impl Usart { - #[doc = "Status register"] - pub fn sr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(0usize)) } - } - #[doc = "Data register"] - pub fn dr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(4usize)) } - } - #[doc = "Baud rate register"] - pub fn brr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(8usize)) } - } - #[doc = "Control register 1"] - pub fn cr1(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(12usize)) } - } - #[doc = "Control register 2"] - pub fn cr2(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(16usize)) } - } - #[doc = "Control register 3"] - pub fn cr3(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(20usize)) } - } - #[doc = "Guard time and prescaler register"] - pub fn gtpr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(24usize)) } - } - } - #[doc = "Universal asynchronous receiver transmitter"] - #[derive(Copy, Clone)] - pub struct Uart(pub *mut u8); - unsafe impl Send for Uart {} - unsafe impl Sync for Uart {} - impl Uart { - #[doc = "Status register"] - pub fn sr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(0usize)) } - } - #[doc = "Data register"] - pub fn dr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(4usize)) } - } - #[doc = "Baud rate register"] - pub fn brr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(8usize)) } - } - #[doc = "Control register 1"] - pub fn cr1(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(12usize)) } - } - #[doc = "Control register 2"] - pub fn cr2(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(16usize)) } - } - #[doc = "Control register 3"] - pub fn cr3(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(20usize)) } - } - } - pub mod vals { - use crate::generic::*; - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Lbdl(pub u8); - impl Lbdl { - #[doc = "10-bit break detection"] - pub const LBDL10: Self = Self(0); - #[doc = "11-bit break detection"] - pub const LBDL11: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Rwu(pub u8); - impl Rwu { - #[doc = "Receiver in active mode"] - pub const ACTIVE: Self = Self(0); - #[doc = "Receiver in mute mode"] - pub const MUTE: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Cpha(pub u8); - impl Cpha { - #[doc = "The first clock transition is the first data capture edge"] - pub const FIRST: Self = Self(0); - #[doc = "The second clock transition is the first data capture edge"] - pub const SECOND: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Ps(pub u8); - impl Ps { - #[doc = "Even parity"] - pub const EVEN: Self = Self(0); - #[doc = "Odd parity"] - pub const ODD: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Stop(pub u8); - impl Stop { - #[doc = "1 stop bit"] - pub const STOP1: Self = Self(0); - #[doc = "0.5 stop bits"] - pub const STOP0P5: Self = Self(0x01); - #[doc = "2 stop bits"] - pub const STOP2: Self = Self(0x02); - #[doc = "1.5 stop bits"] - pub const STOP1P5: Self = Self(0x03); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Wake(pub u8); - impl Wake { - #[doc = "USART wakeup on idle line"] - pub const IDLELINE: Self = Self(0); - #[doc = "USART wakeup on address mark"] - pub const ADDRESSMARK: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Hdsel(pub u8); - impl Hdsel { - #[doc = "Half duplex mode is not selected"] - pub const FULLDUPLEX: Self = Self(0); - #[doc = "Half duplex mode is selected"] - pub const HALFDUPLEX: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Irlp(pub u8); - impl Irlp { - #[doc = "Normal mode"] - pub const NORMAL: Self = Self(0); - #[doc = "Low-power mode"] - pub const LOWPOWER: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Cpol(pub u8); - impl Cpol { - #[doc = "Steady low value on CK pin outside transmission window"] - pub const LOW: Self = Self(0); - #[doc = "Steady high value on CK pin outside transmission window"] - pub const HIGH: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct M(pub u8); - impl M { - #[doc = "8 data bits"] - pub const M8: Self = Self(0); - #[doc = "9 data bits"] - pub const M9: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Sbk(pub u8); - impl Sbk { - #[doc = "No break character is transmitted"] - pub const NOBREAK: Self = Self(0); - #[doc = "Break character transmitted"] - pub const BREAK: Self = Self(0x01); - } - } - pub mod regs { - use crate::generic::*; - #[doc = "Control register 3"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cr3(pub u32); - impl Cr3 { - #[doc = "Error interrupt enable"] - pub const fn eie(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Error interrupt enable"] - pub fn set_eie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "IrDA mode enable"] - pub const fn iren(&self) -> bool { - let val = (self.0 >> 1usize) & 0x01; - val != 0 - } - #[doc = "IrDA mode enable"] - pub fn set_iren(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); - } - #[doc = "IrDA low-power"] - pub const fn irlp(&self) -> super::vals::Irlp { - let val = (self.0 >> 2usize) & 0x01; - super::vals::Irlp(val as u8) - } - #[doc = "IrDA low-power"] - pub fn set_irlp(&mut self, val: super::vals::Irlp) { - self.0 = (self.0 & !(0x01 << 2usize)) | (((val.0 as u32) & 0x01) << 2usize); - } - #[doc = "Half-duplex selection"] - pub const fn hdsel(&self) -> super::vals::Hdsel { - let val = (self.0 >> 3usize) & 0x01; - super::vals::Hdsel(val as u8) - } - #[doc = "Half-duplex selection"] - pub fn set_hdsel(&mut self, val: super::vals::Hdsel) { - self.0 = (self.0 & !(0x01 << 3usize)) | (((val.0 as u32) & 0x01) << 3usize); - } - #[doc = "DMA enable receiver"] - pub const fn dmar(&self) -> bool { - let val = (self.0 >> 6usize) & 0x01; - val != 0 - } - #[doc = "DMA enable receiver"] - pub fn set_dmar(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); - } - #[doc = "DMA enable transmitter"] - pub const fn dmat(&self) -> bool { - let val = (self.0 >> 7usize) & 0x01; - val != 0 - } - #[doc = "DMA enable transmitter"] - pub fn set_dmat(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); - } - } - impl Default for Cr3 { - fn default() -> Cr3 { - Cr3(0) - } - } - #[doc = "Data register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Dr(pub u32); - impl Dr { - #[doc = "Data value"] - pub const fn dr(&self) -> u16 { - let val = (self.0 >> 0usize) & 0x01ff; - val as u16 - } - #[doc = "Data value"] - pub fn set_dr(&mut self, val: u16) { - self.0 = (self.0 & !(0x01ff << 0usize)) | (((val as u32) & 0x01ff) << 0usize); - } - } - impl Default for Dr { - fn default() -> Dr { - Dr(0) - } - } - #[doc = "Status register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct SrUsart(pub u32); - impl SrUsart { - #[doc = "Parity error"] - pub const fn pe(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Parity error"] - pub fn set_pe(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "Framing error"] - pub const fn fe(&self) -> bool { - let val = (self.0 >> 1usize) & 0x01; - val != 0 - } - #[doc = "Framing error"] - pub fn set_fe(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); - } - #[doc = "Noise error flag"] - pub const fn ne(&self) -> bool { - let val = (self.0 >> 2usize) & 0x01; - val != 0 - } - #[doc = "Noise error flag"] - pub fn set_ne(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); - } - #[doc = "Overrun error"] - pub const fn ore(&self) -> bool { - let val = (self.0 >> 3usize) & 0x01; - val != 0 - } - #[doc = "Overrun error"] - pub fn set_ore(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 3usize)) | (((val as u32) & 0x01) << 3usize); - } - #[doc = "IDLE line detected"] - pub const fn idle(&self) -> bool { - let val = (self.0 >> 4usize) & 0x01; - val != 0 - } - #[doc = "IDLE line detected"] - pub fn set_idle(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 4usize)) | (((val as u32) & 0x01) << 4usize); - } - #[doc = "Read data register not empty"] - pub const fn rxne(&self) -> bool { - let val = (self.0 >> 5usize) & 0x01; - val != 0 - } - #[doc = "Read data register not empty"] - pub fn set_rxne(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); - } - #[doc = "Transmission complete"] - pub const fn tc(&self) -> bool { - let val = (self.0 >> 6usize) & 0x01; - val != 0 - } - #[doc = "Transmission complete"] - pub fn set_tc(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); - } - #[doc = "Transmit data register empty"] - pub const fn txe(&self) -> bool { - let val = (self.0 >> 7usize) & 0x01; - val != 0 - } - #[doc = "Transmit data register empty"] - pub fn set_txe(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); - } - #[doc = "LIN break detection flag"] - pub const fn lbd(&self) -> bool { - let val = (self.0 >> 8usize) & 0x01; - val != 0 - } - #[doc = "LIN break detection flag"] - pub fn set_lbd(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); - } - #[doc = "CTS flag"] - pub const fn cts(&self) -> bool { - let val = (self.0 >> 9usize) & 0x01; - val != 0 - } - #[doc = "CTS flag"] - pub fn set_cts(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 9usize)) | (((val as u32) & 0x01) << 9usize); - } - } - impl Default for SrUsart { - fn default() -> SrUsart { - SrUsart(0) - } - } - #[doc = "Control register 3"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cr3Usart(pub u32); - impl Cr3Usart { - #[doc = "Error interrupt enable"] - pub const fn eie(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Error interrupt enable"] - pub fn set_eie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "IrDA mode enable"] - pub const fn iren(&self) -> bool { - let val = (self.0 >> 1usize) & 0x01; - val != 0 - } - #[doc = "IrDA mode enable"] - pub fn set_iren(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); - } - #[doc = "IrDA low-power"] - pub const fn irlp(&self) -> super::vals::Irlp { - let val = (self.0 >> 2usize) & 0x01; - super::vals::Irlp(val as u8) - } - #[doc = "IrDA low-power"] - pub fn set_irlp(&mut self, val: super::vals::Irlp) { - self.0 = (self.0 & !(0x01 << 2usize)) | (((val.0 as u32) & 0x01) << 2usize); - } - #[doc = "Half-duplex selection"] - pub const fn hdsel(&self) -> super::vals::Hdsel { - let val = (self.0 >> 3usize) & 0x01; - super::vals::Hdsel(val as u8) - } - #[doc = "Half-duplex selection"] - pub fn set_hdsel(&mut self, val: super::vals::Hdsel) { - self.0 = (self.0 & !(0x01 << 3usize)) | (((val.0 as u32) & 0x01) << 3usize); - } - #[doc = "Smartcard NACK enable"] - pub const fn nack(&self) -> bool { - let val = (self.0 >> 4usize) & 0x01; - val != 0 - } - #[doc = "Smartcard NACK enable"] - pub fn set_nack(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 4usize)) | (((val as u32) & 0x01) << 4usize); - } - #[doc = "Smartcard mode enable"] - pub const fn scen(&self) -> bool { - let val = (self.0 >> 5usize) & 0x01; - val != 0 - } - #[doc = "Smartcard mode enable"] - pub fn set_scen(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); - } - #[doc = "DMA enable receiver"] - pub const fn dmar(&self) -> bool { - let val = (self.0 >> 6usize) & 0x01; - val != 0 - } - #[doc = "DMA enable receiver"] - pub fn set_dmar(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); - } - #[doc = "DMA enable transmitter"] - pub const fn dmat(&self) -> bool { - let val = (self.0 >> 7usize) & 0x01; - val != 0 - } - #[doc = "DMA enable transmitter"] - pub fn set_dmat(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); - } - #[doc = "RTS enable"] - pub const fn rtse(&self) -> bool { - let val = (self.0 >> 8usize) & 0x01; - val != 0 - } - #[doc = "RTS enable"] - pub fn set_rtse(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); - } - #[doc = "CTS enable"] - pub const fn ctse(&self) -> bool { - let val = (self.0 >> 9usize) & 0x01; - val != 0 - } - #[doc = "CTS enable"] - pub fn set_ctse(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 9usize)) | (((val as u32) & 0x01) << 9usize); - } - #[doc = "CTS interrupt enable"] - pub const fn ctsie(&self) -> bool { - let val = (self.0 >> 10usize) & 0x01; - val != 0 - } - #[doc = "CTS interrupt enable"] - pub fn set_ctsie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 10usize)) | (((val as u32) & 0x01) << 10usize); - } - } - impl Default for Cr3Usart { - fn default() -> Cr3Usart { - Cr3Usart(0) - } - } - #[doc = "Control register 2"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cr2(pub u32); - impl Cr2 { - #[doc = "Address of the USART node"] - pub const fn add(&self) -> u8 { - let val = (self.0 >> 0usize) & 0x0f; - val as u8 - } - #[doc = "Address of the USART node"] - pub fn set_add(&mut self, val: u8) { - self.0 = (self.0 & !(0x0f << 0usize)) | (((val as u32) & 0x0f) << 0usize); - } - #[doc = "lin break detection length"] - pub const fn lbdl(&self) -> super::vals::Lbdl { - let val = (self.0 >> 5usize) & 0x01; - super::vals::Lbdl(val as u8) - } - #[doc = "lin break detection length"] - pub fn set_lbdl(&mut self, val: super::vals::Lbdl) { - self.0 = (self.0 & !(0x01 << 5usize)) | (((val.0 as u32) & 0x01) << 5usize); - } - #[doc = "LIN break detection interrupt enable"] - pub const fn lbdie(&self) -> bool { - let val = (self.0 >> 6usize) & 0x01; - val != 0 - } - #[doc = "LIN break detection interrupt enable"] - pub fn set_lbdie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); - } - #[doc = "STOP bits"] - pub const fn stop(&self) -> super::vals::Stop { - let val = (self.0 >> 12usize) & 0x03; - super::vals::Stop(val as u8) - } - #[doc = "STOP bits"] - pub fn set_stop(&mut self, val: super::vals::Stop) { - self.0 = (self.0 & !(0x03 << 12usize)) | (((val.0 as u32) & 0x03) << 12usize); - } - #[doc = "LIN mode enable"] - pub const fn linen(&self) -> bool { - let val = (self.0 >> 14usize) & 0x01; - val != 0 - } - #[doc = "LIN mode enable"] - pub fn set_linen(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 14usize)) | (((val as u32) & 0x01) << 14usize); - } - } - impl Default for Cr2 { - fn default() -> Cr2 { - Cr2(0) - } - } - #[doc = "Status register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Sr(pub u32); - impl Sr { - #[doc = "Parity error"] - pub const fn pe(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Parity error"] - pub fn set_pe(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "Framing error"] - pub const fn fe(&self) -> bool { - let val = (self.0 >> 1usize) & 0x01; - val != 0 - } - #[doc = "Framing error"] - pub fn set_fe(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); - } - #[doc = "Noise error flag"] - pub const fn ne(&self) -> bool { - let val = (self.0 >> 2usize) & 0x01; - val != 0 - } - #[doc = "Noise error flag"] - pub fn set_ne(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); - } - #[doc = "Overrun error"] - pub const fn ore(&self) -> bool { - let val = (self.0 >> 3usize) & 0x01; - val != 0 - } - #[doc = "Overrun error"] - pub fn set_ore(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 3usize)) | (((val as u32) & 0x01) << 3usize); - } - #[doc = "IDLE line detected"] - pub const fn idle(&self) -> bool { - let val = (self.0 >> 4usize) & 0x01; - val != 0 - } - #[doc = "IDLE line detected"] - pub fn set_idle(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 4usize)) | (((val as u32) & 0x01) << 4usize); - } - #[doc = "Read data register not empty"] - pub const fn rxne(&self) -> bool { - let val = (self.0 >> 5usize) & 0x01; - val != 0 - } - #[doc = "Read data register not empty"] - pub fn set_rxne(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); - } - #[doc = "Transmission complete"] - pub const fn tc(&self) -> bool { - let val = (self.0 >> 6usize) & 0x01; - val != 0 - } - #[doc = "Transmission complete"] - pub fn set_tc(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); - } - #[doc = "Transmit data register empty"] - pub const fn txe(&self) -> bool { - let val = (self.0 >> 7usize) & 0x01; - val != 0 - } - #[doc = "Transmit data register empty"] - pub fn set_txe(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); - } - #[doc = "LIN break detection flag"] - pub const fn lbd(&self) -> bool { - let val = (self.0 >> 8usize) & 0x01; - val != 0 - } - #[doc = "LIN break detection flag"] - pub fn set_lbd(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); - } - } - impl Default for Sr { - fn default() -> Sr { - Sr(0) - } - } - #[doc = "Baud rate register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Brr(pub u32); - impl Brr { - #[doc = "fraction of USARTDIV"] - pub const fn div_fraction(&self) -> u8 { - let val = (self.0 >> 0usize) & 0x0f; - val as u8 - } - #[doc = "fraction of USARTDIV"] - pub fn set_div_fraction(&mut self, val: u8) { - self.0 = (self.0 & !(0x0f << 0usize)) | (((val as u32) & 0x0f) << 0usize); - } - #[doc = "mantissa of USARTDIV"] - pub const fn div_mantissa(&self) -> u16 { - let val = (self.0 >> 4usize) & 0x0fff; - val as u16 - } - #[doc = "mantissa of USARTDIV"] - pub fn set_div_mantissa(&mut self, val: u16) { - self.0 = (self.0 & !(0x0fff << 4usize)) | (((val as u32) & 0x0fff) << 4usize); - } - } - impl Default for Brr { - fn default() -> Brr { - Brr(0) - } - } - #[doc = "Control register 2"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cr2Usart(pub u32); - impl Cr2Usart { - #[doc = "Address of the USART node"] - pub const fn add(&self) -> u8 { - let val = (self.0 >> 0usize) & 0x0f; - val as u8 - } - #[doc = "Address of the USART node"] - pub fn set_add(&mut self, val: u8) { - self.0 = (self.0 & !(0x0f << 0usize)) | (((val as u32) & 0x0f) << 0usize); - } - #[doc = "lin break detection length"] - pub const fn lbdl(&self) -> super::vals::Lbdl { - let val = (self.0 >> 5usize) & 0x01; - super::vals::Lbdl(val as u8) - } - #[doc = "lin break detection length"] - pub fn set_lbdl(&mut self, val: super::vals::Lbdl) { - self.0 = (self.0 & !(0x01 << 5usize)) | (((val.0 as u32) & 0x01) << 5usize); - } - #[doc = "LIN break detection interrupt enable"] - pub const fn lbdie(&self) -> bool { - let val = (self.0 >> 6usize) & 0x01; - val != 0 - } - #[doc = "LIN break detection interrupt enable"] - pub fn set_lbdie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); - } - #[doc = "Last bit clock pulse"] - pub const fn lbcl(&self) -> bool { - let val = (self.0 >> 8usize) & 0x01; - val != 0 - } - #[doc = "Last bit clock pulse"] - pub fn set_lbcl(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); - } - #[doc = "Clock phase"] - pub const fn cpha(&self) -> super::vals::Cpha { - let val = (self.0 >> 9usize) & 0x01; - super::vals::Cpha(val as u8) - } - #[doc = "Clock phase"] - pub fn set_cpha(&mut self, val: super::vals::Cpha) { - self.0 = (self.0 & !(0x01 << 9usize)) | (((val.0 as u32) & 0x01) << 9usize); - } - #[doc = "Clock polarity"] - pub const fn cpol(&self) -> super::vals::Cpol { - let val = (self.0 >> 10usize) & 0x01; - super::vals::Cpol(val as u8) - } - #[doc = "Clock polarity"] - pub fn set_cpol(&mut self, val: super::vals::Cpol) { - self.0 = (self.0 & !(0x01 << 10usize)) | (((val.0 as u32) & 0x01) << 10usize); - } - #[doc = "Clock enable"] - pub const fn clken(&self) -> bool { - let val = (self.0 >> 11usize) & 0x01; - val != 0 - } - #[doc = "Clock enable"] - pub fn set_clken(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 11usize)) | (((val as u32) & 0x01) << 11usize); - } - #[doc = "STOP bits"] - pub const fn stop(&self) -> super::vals::Stop { - let val = (self.0 >> 12usize) & 0x03; - super::vals::Stop(val as u8) - } - #[doc = "STOP bits"] - pub fn set_stop(&mut self, val: super::vals::Stop) { - self.0 = (self.0 & !(0x03 << 12usize)) | (((val.0 as u32) & 0x03) << 12usize); - } - #[doc = "LIN mode enable"] - pub const fn linen(&self) -> bool { - let val = (self.0 >> 14usize) & 0x01; - val != 0 - } - #[doc = "LIN mode enable"] - pub fn set_linen(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 14usize)) | (((val as u32) & 0x01) << 14usize); - } - } - impl Default for Cr2Usart { - fn default() -> Cr2Usart { - Cr2Usart(0) - } - } - #[doc = "Guard time and prescaler register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Gtpr(pub u32); - impl Gtpr { - #[doc = "Prescaler value"] - pub const fn psc(&self) -> u8 { - let val = (self.0 >> 0usize) & 0xff; - val as u8 - } - #[doc = "Prescaler value"] - pub fn set_psc(&mut self, val: u8) { - self.0 = (self.0 & !(0xff << 0usize)) | (((val as u32) & 0xff) << 0usize); - } - #[doc = "Guard time value"] - pub const fn gt(&self) -> u8 { - let val = (self.0 >> 8usize) & 0xff; - val as u8 - } - #[doc = "Guard time value"] - pub fn set_gt(&mut self, val: u8) { - self.0 = (self.0 & !(0xff << 8usize)) | (((val as u32) & 0xff) << 8usize); - } - } - impl Default for Gtpr { - fn default() -> Gtpr { - Gtpr(0) - } - } - #[doc = "Control register 1"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cr1(pub u32); - impl Cr1 { - #[doc = "Send break"] - pub const fn sbk(&self) -> super::vals::Sbk { - let val = (self.0 >> 0usize) & 0x01; - super::vals::Sbk(val as u8) - } - #[doc = "Send break"] - pub fn set_sbk(&mut self, val: super::vals::Sbk) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val.0 as u32) & 0x01) << 0usize); - } - #[doc = "Receiver wakeup"] - pub const fn rwu(&self) -> super::vals::Rwu { - let val = (self.0 >> 1usize) & 0x01; - super::vals::Rwu(val as u8) - } - #[doc = "Receiver wakeup"] - pub fn set_rwu(&mut self, val: super::vals::Rwu) { - self.0 = (self.0 & !(0x01 << 1usize)) | (((val.0 as u32) & 0x01) << 1usize); - } - #[doc = "Receiver enable"] - pub const fn re(&self) -> bool { - let val = (self.0 >> 2usize) & 0x01; - val != 0 - } - #[doc = "Receiver enable"] - pub fn set_re(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); - } - #[doc = "Transmitter enable"] - pub const fn te(&self) -> bool { - let val = (self.0 >> 3usize) & 0x01; - val != 0 - } - #[doc = "Transmitter enable"] - pub fn set_te(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 3usize)) | (((val as u32) & 0x01) << 3usize); - } - #[doc = "IDLE interrupt enable"] - pub const fn idleie(&self) -> bool { - let val = (self.0 >> 4usize) & 0x01; - val != 0 - } - #[doc = "IDLE interrupt enable"] - pub fn set_idleie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 4usize)) | (((val as u32) & 0x01) << 4usize); - } - #[doc = "RXNE interrupt enable"] - pub const fn rxneie(&self) -> bool { - let val = (self.0 >> 5usize) & 0x01; - val != 0 - } - #[doc = "RXNE interrupt enable"] - pub fn set_rxneie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); - } - #[doc = "Transmission complete interrupt enable"] - pub const fn tcie(&self) -> bool { - let val = (self.0 >> 6usize) & 0x01; - val != 0 - } - #[doc = "Transmission complete interrupt enable"] - pub fn set_tcie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); - } - #[doc = "TXE interrupt enable"] - pub const fn txeie(&self) -> bool { - let val = (self.0 >> 7usize) & 0x01; - val != 0 - } - #[doc = "TXE interrupt enable"] - pub fn set_txeie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); - } - #[doc = "PE interrupt enable"] - pub const fn peie(&self) -> bool { - let val = (self.0 >> 8usize) & 0x01; - val != 0 - } - #[doc = "PE interrupt enable"] - pub fn set_peie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); - } - #[doc = "Parity selection"] - pub const fn ps(&self) -> super::vals::Ps { - let val = (self.0 >> 9usize) & 0x01; - super::vals::Ps(val as u8) - } - #[doc = "Parity selection"] - pub fn set_ps(&mut self, val: super::vals::Ps) { - self.0 = (self.0 & !(0x01 << 9usize)) | (((val.0 as u32) & 0x01) << 9usize); - } - #[doc = "Parity control enable"] - pub const fn pce(&self) -> bool { - let val = (self.0 >> 10usize) & 0x01; - val != 0 - } - #[doc = "Parity control enable"] - pub fn set_pce(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 10usize)) | (((val as u32) & 0x01) << 10usize); - } - #[doc = "Wakeup method"] - pub const fn wake(&self) -> super::vals::Wake { - let val = (self.0 >> 11usize) & 0x01; - super::vals::Wake(val as u8) - } - #[doc = "Wakeup method"] - pub fn set_wake(&mut self, val: super::vals::Wake) { - self.0 = (self.0 & !(0x01 << 11usize)) | (((val.0 as u32) & 0x01) << 11usize); - } - #[doc = "Word length"] - pub const fn m(&self) -> super::vals::M { - let val = (self.0 >> 12usize) & 0x01; - super::vals::M(val as u8) - } - #[doc = "Word length"] - pub fn set_m(&mut self, val: super::vals::M) { - self.0 = (self.0 & !(0x01 << 12usize)) | (((val.0 as u32) & 0x01) << 12usize); - } - #[doc = "USART enable"] - pub const fn ue(&self) -> bool { - let val = (self.0 >> 13usize) & 0x01; - val != 0 - } - #[doc = "USART enable"] - pub fn set_ue(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 13usize)) | (((val as u32) & 0x01) << 13usize); - } - } - impl Default for Cr1 { - fn default() -> Cr1 { - Cr1(0) - } - } - } -} -pub mod syscfg_l4 { - use crate::generic::*; - #[doc = "System configuration controller"] - #[derive(Copy, Clone)] - pub struct Syscfg(pub *mut u8); - unsafe impl Send for Syscfg {} - unsafe impl Sync for Syscfg {} - impl Syscfg { - #[doc = "memory remap register"] - pub fn memrmp(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(0usize)) } - } - #[doc = "configuration register 1"] - pub fn cfgr1(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(4usize)) } - } - #[doc = "external interrupt configuration register 1"] - pub fn exticr(self, n: usize) -> Reg { - assert!(n < 4usize); - unsafe { Reg::from_ptr(self.0.add(8usize + n * 4usize)) } - } - #[doc = "SCSR"] - pub fn scsr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(24usize)) } - } - #[doc = "CFGR2"] - pub fn cfgr2(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(28usize)) } - } - #[doc = "SWPR"] - pub fn swpr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(32usize)) } - } - #[doc = "SKR"] - pub fn skr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(36usize)) } - } - } - pub mod regs { - use crate::generic::*; - #[doc = "configuration register 1"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cfgr1(pub u32); - impl Cfgr1 { - #[doc = "Firewall disable"] - pub const fn fwdis(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Firewall disable"] - pub fn set_fwdis(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "I/O analog switch voltage booster enable"] - pub const fn boosten(&self) -> bool { - let val = (self.0 >> 8usize) & 0x01; - val != 0 - } - #[doc = "I/O analog switch voltage booster enable"] - pub fn set_boosten(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); - } - #[doc = "Fast-mode Plus (Fm+) driving capability activation on PB6"] - pub const fn i2c_pb6_fmp(&self) -> bool { - let val = (self.0 >> 16usize) & 0x01; - val != 0 - } - #[doc = "Fast-mode Plus (Fm+) driving capability activation on PB6"] - pub fn set_i2c_pb6_fmp(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 16usize)) | (((val as u32) & 0x01) << 16usize); - } - #[doc = "Fast-mode Plus (Fm+) driving capability activation on PB7"] - pub const fn i2c_pb7_fmp(&self) -> bool { - let val = (self.0 >> 17usize) & 0x01; - val != 0 - } - #[doc = "Fast-mode Plus (Fm+) driving capability activation on PB7"] - pub fn set_i2c_pb7_fmp(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 17usize)) | (((val as u32) & 0x01) << 17usize); - } - #[doc = "Fast-mode Plus (Fm+) driving capability activation on PB8"] - pub const fn i2c_pb8_fmp(&self) -> bool { - let val = (self.0 >> 18usize) & 0x01; - val != 0 - } - #[doc = "Fast-mode Plus (Fm+) driving capability activation on PB8"] - pub fn set_i2c_pb8_fmp(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 18usize)) | (((val as u32) & 0x01) << 18usize); - } - #[doc = "Fast-mode Plus (Fm+) driving capability activation on PB9"] - pub const fn i2c_pb9_fmp(&self) -> bool { - let val = (self.0 >> 19usize) & 0x01; - val != 0 - } - #[doc = "Fast-mode Plus (Fm+) driving capability activation on PB9"] - pub fn set_i2c_pb9_fmp(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 19usize)) | (((val as u32) & 0x01) << 19usize); - } - #[doc = "I2C1 Fast-mode Plus driving capability activation"] - pub const fn i2c1_fmp(&self) -> bool { - let val = (self.0 >> 20usize) & 0x01; - val != 0 - } - #[doc = "I2C1 Fast-mode Plus driving capability activation"] - pub fn set_i2c1_fmp(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 20usize)) | (((val as u32) & 0x01) << 20usize); - } - #[doc = "I2C2 Fast-mode Plus driving capability activation"] - pub const fn i2c2_fmp(&self) -> bool { - let val = (self.0 >> 21usize) & 0x01; - val != 0 - } - #[doc = "I2C2 Fast-mode Plus driving capability activation"] - pub fn set_i2c2_fmp(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 21usize)) | (((val as u32) & 0x01) << 21usize); - } - #[doc = "I2C3 Fast-mode Plus driving capability activation"] - pub const fn i2c3_fmp(&self) -> bool { - let val = (self.0 >> 22usize) & 0x01; - val != 0 - } - #[doc = "I2C3 Fast-mode Plus driving capability activation"] - pub fn set_i2c3_fmp(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 22usize)) | (((val as u32) & 0x01) << 22usize); - } - #[doc = "Floating Point Unit interrupts enable bits"] - pub const fn fpu_ie(&self) -> u8 { - let val = (self.0 >> 26usize) & 0x3f; - val as u8 - } - #[doc = "Floating Point Unit interrupts enable bits"] - pub fn set_fpu_ie(&mut self, val: u8) { - self.0 = (self.0 & !(0x3f << 26usize)) | (((val as u32) & 0x3f) << 26usize); - } - } - impl Default for Cfgr1 { - fn default() -> Cfgr1 { - Cfgr1(0) - } - } - #[doc = "memory remap register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Memrmp(pub u32); - impl Memrmp { - #[doc = "Memory mapping selection"] - pub const fn mem_mode(&self) -> u8 { - let val = (self.0 >> 0usize) & 0x07; - val as u8 - } - #[doc = "Memory mapping selection"] - pub fn set_mem_mode(&mut self, val: u8) { - self.0 = (self.0 & !(0x07 << 0usize)) | (((val as u32) & 0x07) << 0usize); - } - #[doc = "QUADSPI memory mapping swap"] - pub const fn qfs(&self) -> bool { - let val = (self.0 >> 3usize) & 0x01; - val != 0 - } - #[doc = "QUADSPI memory mapping swap"] - pub fn set_qfs(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 3usize)) | (((val as u32) & 0x01) << 3usize); - } - #[doc = "Flash Bank mode selection"] - pub const fn fb_mode(&self) -> bool { - let val = (self.0 >> 8usize) & 0x01; - val != 0 - } - #[doc = "Flash Bank mode selection"] - pub fn set_fb_mode(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); - } - } - impl Default for Memrmp { - fn default() -> Memrmp { - Memrmp(0) - } - } - #[doc = "external interrupt configuration register 4"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Exticr(pub u32); - impl Exticr { - #[doc = "EXTI12 configuration bits"] - pub fn exti(&self, n: usize) -> u8 { - assert!(n < 4usize); - let offs = 0usize + n * 4usize; - let val = (self.0 >> offs) & 0x0f; - val as u8 - } - #[doc = "EXTI12 configuration bits"] - pub fn set_exti(&mut self, n: usize, val: u8) { - assert!(n < 4usize); - let offs = 0usize + n * 4usize; - self.0 = (self.0 & !(0x0f << offs)) | (((val as u32) & 0x0f) << offs); - } - } - impl Default for Exticr { - fn default() -> Exticr { - Exticr(0) - } - } - #[doc = "CFGR2"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cfgr2(pub u32); - impl Cfgr2 { - #[doc = "Cortex LOCKUP (Hardfault) output enable bit"] - pub const fn cll(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Cortex LOCKUP (Hardfault) output enable bit"] - pub fn set_cll(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "SRAM2 parity lock bit"] - pub const fn spl(&self) -> bool { - let val = (self.0 >> 1usize) & 0x01; - val != 0 - } - #[doc = "SRAM2 parity lock bit"] - pub fn set_spl(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); - } - #[doc = "PVD lock enable bit"] - pub const fn pvdl(&self) -> bool { - let val = (self.0 >> 2usize) & 0x01; - val != 0 - } - #[doc = "PVD lock enable bit"] - pub fn set_pvdl(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); - } - #[doc = "ECC Lock"] - pub const fn eccl(&self) -> bool { - let val = (self.0 >> 3usize) & 0x01; - val != 0 - } - #[doc = "ECC Lock"] - pub fn set_eccl(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 3usize)) | (((val as u32) & 0x01) << 3usize); - } - #[doc = "SRAM2 parity error flag"] - pub const fn spf(&self) -> bool { - let val = (self.0 >> 8usize) & 0x01; - val != 0 - } - #[doc = "SRAM2 parity error flag"] - pub fn set_spf(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); - } - } - impl Default for Cfgr2 { - fn default() -> Cfgr2 { - Cfgr2(0) - } - } - #[doc = "SCSR"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Scsr(pub u32); - impl Scsr { - #[doc = "SRAM2 Erase"] - pub const fn sram2er(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "SRAM2 Erase"] - pub fn set_sram2er(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "SRAM2 busy by erase operation"] - pub const fn sram2bsy(&self) -> bool { - let val = (self.0 >> 1usize) & 0x01; - val != 0 - } - #[doc = "SRAM2 busy by erase operation"] - pub fn set_sram2bsy(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); - } - } - impl Default for Scsr { - fn default() -> Scsr { - Scsr(0) - } - } - #[doc = "SWPR"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Swpr(pub u32); - impl Swpr { - #[doc = "SRAWM2 write protection."] - pub fn pwp(&self, n: usize) -> bool { - assert!(n < 32usize); - let offs = 0usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "SRAWM2 write protection."] - pub fn set_pwp(&mut self, n: usize, val: bool) { - assert!(n < 32usize); - let offs = 0usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - } - impl Default for Swpr { - fn default() -> Swpr { - Swpr(0) - } - } - #[doc = "SKR"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Skr(pub u32); - impl Skr { - #[doc = "SRAM2 write protection key for software erase"] - pub const fn key(&self) -> u8 { - let val = (self.0 >> 0usize) & 0xff; - val as u8 - } - #[doc = "SRAM2 write protection key for software erase"] - pub fn set_key(&mut self, val: u8) { - self.0 = (self.0 & !(0xff << 0usize)) | (((val as u32) & 0xff) << 0usize); - } - } - impl Default for Skr { - fn default() -> Skr { - Skr(0) - } - } - } -} -pub mod gpio_v1 { - use crate::generic::*; - #[doc = "General purpose I/O"] - #[derive(Copy, Clone)] - pub struct Gpio(pub *mut u8); - unsafe impl Send for Gpio {} - unsafe impl Sync for Gpio {} - impl Gpio { - #[doc = "Port configuration register low (GPIOn_CRL)"] - pub fn cr(self, n: usize) -> Reg { - assert!(n < 2usize); - unsafe { Reg::from_ptr(self.0.add(0usize + n * 4usize)) } - } - #[doc = "Port input data register (GPIOn_IDR)"] - pub fn idr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(8usize)) } - } - #[doc = "Port output data register (GPIOn_ODR)"] - pub fn odr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(12usize)) } - } - #[doc = "Port bit set/reset register (GPIOn_BSRR)"] - pub fn bsrr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(16usize)) } - } - #[doc = "Port bit reset register (GPIOn_BRR)"] - pub fn brr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(20usize)) } - } - #[doc = "Port configuration lock register"] - pub fn lckr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(24usize)) } - } - } - pub mod regs { - use crate::generic::*; - #[doc = "Port bit reset register (GPIOn_BRR)"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Brr(pub u32); - impl Brr { - #[doc = "Reset bit"] - pub fn br(&self, n: usize) -> bool { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Reset bit"] - pub fn set_br(&mut self, n: usize, val: bool) { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - } - impl Default for Brr { - fn default() -> Brr { - Brr(0) - } - } - #[doc = "Port configuration register (GPIOn_CRx)"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cr(pub u32); - impl Cr { - #[doc = "Port n mode bits"] - pub fn mode(&self, n: usize) -> super::vals::Mode { - assert!(n < 8usize); - let offs = 0usize + n * 4usize; - let val = (self.0 >> offs) & 0x03; - super::vals::Mode(val as u8) - } - #[doc = "Port n mode bits"] - pub fn set_mode(&mut self, n: usize, val: super::vals::Mode) { - assert!(n < 8usize); - let offs = 0usize + n * 4usize; - self.0 = (self.0 & !(0x03 << offs)) | (((val.0 as u32) & 0x03) << offs); - } - #[doc = "Port n configuration bits"] - pub fn cnf(&self, n: usize) -> super::vals::Cnf { - assert!(n < 8usize); - let offs = 2usize + n * 4usize; - let val = (self.0 >> offs) & 0x03; - super::vals::Cnf(val as u8) - } - #[doc = "Port n configuration bits"] - pub fn set_cnf(&mut self, n: usize, val: super::vals::Cnf) { - assert!(n < 8usize); - let offs = 2usize + n * 4usize; - self.0 = (self.0 & !(0x03 << offs)) | (((val.0 as u32) & 0x03) << offs); - } - } - impl Default for Cr { - fn default() -> Cr { - Cr(0) - } - } - #[doc = "Port input data register (GPIOn_IDR)"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Idr(pub u32); - impl Idr { - #[doc = "Port input data"] - pub fn idr(&self, n: usize) -> super::vals::Idr { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - super::vals::Idr(val as u8) - } - #[doc = "Port input data"] - pub fn set_idr(&mut self, n: usize, val: super::vals::Idr) { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); - } - } - impl Default for Idr { - fn default() -> Idr { - Idr(0) - } - } - #[doc = "Port bit set/reset register (GPIOn_BSRR)"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Bsrr(pub u32); - impl Bsrr { - #[doc = "Set bit"] - pub fn bs(&self, n: usize) -> bool { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Set bit"] - pub fn set_bs(&mut self, n: usize, val: bool) { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Reset bit"] - pub fn br(&self, n: usize) -> bool { - assert!(n < 16usize); - let offs = 16usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Reset bit"] - pub fn set_br(&mut self, n: usize, val: bool) { - assert!(n < 16usize); - let offs = 16usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - } - impl Default for Bsrr { - fn default() -> Bsrr { - Bsrr(0) - } - } - #[doc = "Port configuration lock register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Lckr(pub u32); - impl Lckr { - #[doc = "Port A Lock bit"] - pub fn lck(&self, n: usize) -> super::vals::Lck { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - super::vals::Lck(val as u8) - } - #[doc = "Port A Lock bit"] - pub fn set_lck(&mut self, n: usize, val: super::vals::Lck) { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); - } - #[doc = "Lock key"] - pub const fn lckk(&self) -> super::vals::Lckk { - let val = (self.0 >> 16usize) & 0x01; - super::vals::Lckk(val as u8) - } - #[doc = "Lock key"] - pub fn set_lckk(&mut self, val: super::vals::Lckk) { - self.0 = (self.0 & !(0x01 << 16usize)) | (((val.0 as u32) & 0x01) << 16usize); - } - } - impl Default for Lckr { - fn default() -> Lckr { - Lckr(0) - } - } - #[doc = "Port output data register (GPIOn_ODR)"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Odr(pub u32); - impl Odr { - #[doc = "Port output data"] - pub fn odr(&self, n: usize) -> super::vals::Odr { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - let val = (self.0 >> offs) & 0x01; - super::vals::Odr(val as u8) - } - #[doc = "Port output data"] - pub fn set_odr(&mut self, n: usize, val: super::vals::Odr) { - assert!(n < 16usize); - let offs = 0usize + n * 1usize; - self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); - } - } - impl Default for Odr { - fn default() -> Odr { - Odr(0) - } - } - } - pub mod vals { - use crate::generic::*; - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Idr(pub u8); - impl Idr { - #[doc = "Input is logic low"] - pub const LOW: Self = Self(0); - #[doc = "Input is logic high"] - pub const HIGH: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Odr(pub u8); - impl Odr { - #[doc = "Set output to logic low"] - pub const LOW: Self = Self(0); - #[doc = "Set output to logic high"] - pub const HIGH: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Mode(pub u8); - impl Mode { - #[doc = "Input mode (reset state)"] - pub const INPUT: Self = Self(0); - #[doc = "Output mode 10 MHz"] - pub const OUTPUT: Self = Self(0x01); - #[doc = "Output mode 2 MHz"] - pub const OUTPUT2: Self = Self(0x02); - #[doc = "Output mode 50 MHz"] - pub const OUTPUT50: Self = Self(0x03); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Lckk(pub u8); - impl Lckk { - #[doc = "Port configuration lock key not active"] - pub const NOTACTIVE: Self = Self(0); - #[doc = "Port configuration lock key active"] - pub const ACTIVE: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Lck(pub u8); - impl Lck { - #[doc = "Port configuration not locked"] - pub const UNLOCKED: Self = Self(0); - #[doc = "Port configuration locked"] - pub const LOCKED: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Brw(pub u8); - impl Brw { - #[doc = "No action on the corresponding ODx bit"] - pub const NOACTION: Self = Self(0); - #[doc = "Reset the ODx bit"] - pub const RESET: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Bsw(pub u8); - impl Bsw { - #[doc = "No action on the corresponding ODx bit"] - pub const NOACTION: Self = Self(0); - #[doc = "Sets the corresponding ODRx bit"] - pub const SET: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Cnf(pub u8); - impl Cnf { - #[doc = "Analog mode / Push-Pull mode"] - pub const PUSHPULL: Self = Self(0); - #[doc = "Floating input (reset state) / Open Drain-Mode"] - pub const OPENDRAIN: Self = Self(0x01); - #[doc = "Input with pull-up/pull-down / Alternate Function Push-Pull Mode"] - pub const ALTPUSHPULL: Self = Self(0x02); - #[doc = "Alternate Function Open-Drain Mode"] - pub const ALTOPENDRAIN: Self = Self(0x03); - } - } -} -pub mod spi_v2 { - use crate::generic::*; - #[doc = "Serial peripheral interface"] - #[derive(Copy, Clone)] - pub struct Spi(pub *mut u8); - unsafe impl Send for Spi {} - unsafe impl Sync for Spi {} - impl Spi { - #[doc = "control register 1"] - pub fn cr1(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(0usize)) } - } - #[doc = "control register 2"] - pub fn cr2(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(4usize)) } - } - #[doc = "status register"] - pub fn sr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(8usize)) } - } - #[doc = "data register"] - pub fn dr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(12usize)) } - } - #[doc = "CRC polynomial register"] - pub fn crcpr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(16usize)) } - } - #[doc = "RX CRC register"] - pub fn rxcrcr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(20usize)) } - } - #[doc = "TX CRC register"] - pub fn txcrcr(self) -> Reg { - unsafe { Reg::from_ptr(self.0.add(24usize)) } - } - } - pub mod regs { - use crate::generic::*; - #[doc = "data register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Dr(pub u32); - impl Dr { - #[doc = "Data register"] - pub const fn dr(&self) -> u16 { - let val = (self.0 >> 0usize) & 0xffff; - val as u16 - } - #[doc = "Data register"] - pub fn set_dr(&mut self, val: u16) { - self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); - } - } - impl Default for Dr { - fn default() -> Dr { - Dr(0) - } - } - #[doc = "control register 1"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cr1(pub u32); - impl Cr1 { - #[doc = "Clock phase"] - pub const fn cpha(&self) -> super::vals::Cpha { - let val = (self.0 >> 0usize) & 0x01; - super::vals::Cpha(val as u8) - } - #[doc = "Clock phase"] - pub fn set_cpha(&mut self, val: super::vals::Cpha) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val.0 as u32) & 0x01) << 0usize); - } - #[doc = "Clock polarity"] - pub const fn cpol(&self) -> super::vals::Cpol { - let val = (self.0 >> 1usize) & 0x01; - super::vals::Cpol(val as u8) - } - #[doc = "Clock polarity"] - pub fn set_cpol(&mut self, val: super::vals::Cpol) { - self.0 = (self.0 & !(0x01 << 1usize)) | (((val.0 as u32) & 0x01) << 1usize); - } - #[doc = "Master selection"] - pub const fn mstr(&self) -> super::vals::Mstr { - let val = (self.0 >> 2usize) & 0x01; - super::vals::Mstr(val as u8) - } - #[doc = "Master selection"] - pub fn set_mstr(&mut self, val: super::vals::Mstr) { - self.0 = (self.0 & !(0x01 << 2usize)) | (((val.0 as u32) & 0x01) << 2usize); - } - #[doc = "Baud rate control"] - pub const fn br(&self) -> super::vals::Br { - let val = (self.0 >> 3usize) & 0x07; - super::vals::Br(val as u8) - } - #[doc = "Baud rate control"] - pub fn set_br(&mut self, val: super::vals::Br) { - self.0 = (self.0 & !(0x07 << 3usize)) | (((val.0 as u32) & 0x07) << 3usize); - } - #[doc = "SPI enable"] - pub const fn spe(&self) -> bool { - let val = (self.0 >> 6usize) & 0x01; - val != 0 - } - #[doc = "SPI enable"] - pub fn set_spe(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); - } - #[doc = "Frame format"] - pub const fn lsbfirst(&self) -> super::vals::Lsbfirst { - let val = (self.0 >> 7usize) & 0x01; - super::vals::Lsbfirst(val as u8) - } - #[doc = "Frame format"] - pub fn set_lsbfirst(&mut self, val: super::vals::Lsbfirst) { - self.0 = (self.0 & !(0x01 << 7usize)) | (((val.0 as u32) & 0x01) << 7usize); - } - #[doc = "Internal slave select"] - pub const fn ssi(&self) -> bool { - let val = (self.0 >> 8usize) & 0x01; - val != 0 - } - #[doc = "Internal slave select"] - pub fn set_ssi(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); - } - #[doc = "Software slave management"] - pub const fn ssm(&self) -> bool { - let val = (self.0 >> 9usize) & 0x01; - val != 0 - } - #[doc = "Software slave management"] - pub fn set_ssm(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 9usize)) | (((val as u32) & 0x01) << 9usize); - } - #[doc = "Receive only"] - pub const fn rxonly(&self) -> super::vals::Rxonly { - let val = (self.0 >> 10usize) & 0x01; - super::vals::Rxonly(val as u8) - } - #[doc = "Receive only"] - pub fn set_rxonly(&mut self, val: super::vals::Rxonly) { - self.0 = (self.0 & !(0x01 << 10usize)) | (((val.0 as u32) & 0x01) << 10usize); - } - #[doc = "CRC length"] - pub const fn crcl(&self) -> super::vals::Crcl { - let val = (self.0 >> 11usize) & 0x01; - super::vals::Crcl(val as u8) - } - #[doc = "CRC length"] - pub fn set_crcl(&mut self, val: super::vals::Crcl) { - self.0 = (self.0 & !(0x01 << 11usize)) | (((val.0 as u32) & 0x01) << 11usize); - } - #[doc = "CRC transfer next"] - pub const fn crcnext(&self) -> super::vals::Crcnext { - let val = (self.0 >> 12usize) & 0x01; - super::vals::Crcnext(val as u8) - } - #[doc = "CRC transfer next"] - pub fn set_crcnext(&mut self, val: super::vals::Crcnext) { - self.0 = (self.0 & !(0x01 << 12usize)) | (((val.0 as u32) & 0x01) << 12usize); - } - #[doc = "Hardware CRC calculation enable"] - pub const fn crcen(&self) -> bool { - let val = (self.0 >> 13usize) & 0x01; - val != 0 - } - #[doc = "Hardware CRC calculation enable"] - pub fn set_crcen(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 13usize)) | (((val as u32) & 0x01) << 13usize); - } - #[doc = "Output enable in bidirectional mode"] - pub const fn bidioe(&self) -> super::vals::Bidioe { - let val = (self.0 >> 14usize) & 0x01; - super::vals::Bidioe(val as u8) - } - #[doc = "Output enable in bidirectional mode"] - pub fn set_bidioe(&mut self, val: super::vals::Bidioe) { - self.0 = (self.0 & !(0x01 << 14usize)) | (((val.0 as u32) & 0x01) << 14usize); - } - #[doc = "Bidirectional data mode enable"] - pub const fn bidimode(&self) -> super::vals::Bidimode { - let val = (self.0 >> 15usize) & 0x01; - super::vals::Bidimode(val as u8) - } - #[doc = "Bidirectional data mode enable"] - pub fn set_bidimode(&mut self, val: super::vals::Bidimode) { - self.0 = (self.0 & !(0x01 << 15usize)) | (((val.0 as u32) & 0x01) << 15usize); - } - } - impl Default for Cr1 { - fn default() -> Cr1 { - Cr1(0) - } - } - #[doc = "control register 2"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cr2(pub u32); - impl Cr2 { - #[doc = "Rx buffer DMA enable"] - pub const fn rxdmaen(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Rx buffer DMA enable"] - pub fn set_rxdmaen(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "Tx buffer DMA enable"] - pub const fn txdmaen(&self) -> bool { - let val = (self.0 >> 1usize) & 0x01; - val != 0 - } - #[doc = "Tx buffer DMA enable"] - pub fn set_txdmaen(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); - } - #[doc = "SS output enable"] - pub const fn ssoe(&self) -> bool { - let val = (self.0 >> 2usize) & 0x01; - val != 0 - } - #[doc = "SS output enable"] - pub fn set_ssoe(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); - } - #[doc = "NSS pulse management"] - pub const fn nssp(&self) -> bool { - let val = (self.0 >> 3usize) & 0x01; - val != 0 - } - #[doc = "NSS pulse management"] - pub fn set_nssp(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 3usize)) | (((val as u32) & 0x01) << 3usize); - } - #[doc = "Frame format"] - pub const fn frf(&self) -> super::vals::Frf { - let val = (self.0 >> 4usize) & 0x01; - super::vals::Frf(val as u8) - } - #[doc = "Frame format"] - pub fn set_frf(&mut self, val: super::vals::Frf) { - self.0 = (self.0 & !(0x01 << 4usize)) | (((val.0 as u32) & 0x01) << 4usize); - } - #[doc = "Error interrupt enable"] - pub const fn errie(&self) -> bool { - let val = (self.0 >> 5usize) & 0x01; - val != 0 - } - #[doc = "Error interrupt enable"] - pub fn set_errie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); - } - #[doc = "RX buffer not empty interrupt enable"] - pub const fn rxneie(&self) -> bool { - let val = (self.0 >> 6usize) & 0x01; - val != 0 - } - #[doc = "RX buffer not empty interrupt enable"] - pub fn set_rxneie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); - } - #[doc = "Tx buffer empty interrupt enable"] - pub const fn txeie(&self) -> bool { - let val = (self.0 >> 7usize) & 0x01; - val != 0 - } - #[doc = "Tx buffer empty interrupt enable"] - pub fn set_txeie(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); - } - #[doc = "Data size"] - pub const fn ds(&self) -> super::vals::Ds { - let val = (self.0 >> 8usize) & 0x0f; - super::vals::Ds(val as u8) - } - #[doc = "Data size"] - pub fn set_ds(&mut self, val: super::vals::Ds) { - self.0 = (self.0 & !(0x0f << 8usize)) | (((val.0 as u32) & 0x0f) << 8usize); - } - #[doc = "FIFO reception threshold"] - pub const fn frxth(&self) -> super::vals::Frxth { - let val = (self.0 >> 12usize) & 0x01; - super::vals::Frxth(val as u8) - } - #[doc = "FIFO reception threshold"] - pub fn set_frxth(&mut self, val: super::vals::Frxth) { - self.0 = (self.0 & !(0x01 << 12usize)) | (((val.0 as u32) & 0x01) << 12usize); - } - #[doc = "Last DMA transfer for reception"] - pub const fn ldma_rx(&self) -> super::vals::LdmaRx { - let val = (self.0 >> 13usize) & 0x01; - super::vals::LdmaRx(val as u8) - } - #[doc = "Last DMA transfer for reception"] - pub fn set_ldma_rx(&mut self, val: super::vals::LdmaRx) { - self.0 = (self.0 & !(0x01 << 13usize)) | (((val.0 as u32) & 0x01) << 13usize); - } - #[doc = "Last DMA transfer for transmission"] - pub const fn ldma_tx(&self) -> super::vals::LdmaTx { - let val = (self.0 >> 14usize) & 0x01; - super::vals::LdmaTx(val as u8) - } - #[doc = "Last DMA transfer for transmission"] - pub fn set_ldma_tx(&mut self, val: super::vals::LdmaTx) { - self.0 = (self.0 & !(0x01 << 14usize)) | (((val.0 as u32) & 0x01) << 14usize); - } - } - impl Default for Cr2 { - fn default() -> Cr2 { - Cr2(0) - } - } - #[doc = "TX CRC register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Txcrcr(pub u32); - impl Txcrcr { - #[doc = "Tx CRC register"] - pub const fn tx_crc(&self) -> u16 { - let val = (self.0 >> 0usize) & 0xffff; - val as u16 - } - #[doc = "Tx CRC register"] - pub fn set_tx_crc(&mut self, val: u16) { - self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); - } - } - impl Default for Txcrcr { - fn default() -> Txcrcr { - Txcrcr(0) - } - } - #[doc = "RX CRC register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Rxcrcr(pub u32); - impl Rxcrcr { - #[doc = "Rx CRC register"] - pub const fn rx_crc(&self) -> u16 { - let val = (self.0 >> 0usize) & 0xffff; - val as u16 - } - #[doc = "Rx CRC register"] - pub fn set_rx_crc(&mut self, val: u16) { - self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); - } - } - impl Default for Rxcrcr { - fn default() -> Rxcrcr { - Rxcrcr(0) - } - } - #[doc = "status register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Sr(pub u32); - impl Sr { - #[doc = "Receive buffer not empty"] - pub const fn rxne(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Receive buffer not empty"] - pub fn set_rxne(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "Transmit buffer empty"] - pub const fn txe(&self) -> bool { - let val = (self.0 >> 1usize) & 0x01; - val != 0 - } - #[doc = "Transmit buffer empty"] - pub fn set_txe(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); - } - #[doc = "CRC error flag"] - pub const fn crcerr(&self) -> bool { - let val = (self.0 >> 4usize) & 0x01; - val != 0 - } - #[doc = "CRC error flag"] - pub fn set_crcerr(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 4usize)) | (((val as u32) & 0x01) << 4usize); - } - #[doc = "Mode fault"] - pub const fn modf(&self) -> bool { - let val = (self.0 >> 5usize) & 0x01; - val != 0 - } - #[doc = "Mode fault"] - pub fn set_modf(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); - } - #[doc = "Overrun flag"] - pub const fn ovr(&self) -> bool { - let val = (self.0 >> 6usize) & 0x01; - val != 0 - } - #[doc = "Overrun flag"] - pub fn set_ovr(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); - } - #[doc = "Busy flag"] - pub const fn bsy(&self) -> bool { - let val = (self.0 >> 7usize) & 0x01; - val != 0 - } - #[doc = "Busy flag"] - pub fn set_bsy(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); - } - #[doc = "Frame format error"] - pub const fn fre(&self) -> bool { - let val = (self.0 >> 8usize) & 0x01; - val != 0 - } - #[doc = "Frame format error"] - pub fn set_fre(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); - } - #[doc = "FIFO reception level"] - pub const fn frlvl(&self) -> u8 { - let val = (self.0 >> 9usize) & 0x03; - val as u8 - } - #[doc = "FIFO reception level"] - pub fn set_frlvl(&mut self, val: u8) { - self.0 = (self.0 & !(0x03 << 9usize)) | (((val as u32) & 0x03) << 9usize); - } - #[doc = "FIFO Transmission Level"] - pub const fn ftlvl(&self) -> u8 { - let val = (self.0 >> 11usize) & 0x03; - val as u8 - } - #[doc = "FIFO Transmission Level"] - pub fn set_ftlvl(&mut self, val: u8) { - self.0 = (self.0 & !(0x03 << 11usize)) | (((val as u32) & 0x03) << 11usize); - } - } - impl Default for Sr { - fn default() -> Sr { - Sr(0) - } - } - #[doc = "CRC polynomial register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Crcpr(pub u32); - impl Crcpr { - #[doc = "CRC polynomial register"] - pub const fn crcpoly(&self) -> u16 { - let val = (self.0 >> 0usize) & 0xffff; - val as u16 - } - #[doc = "CRC polynomial register"] - pub fn set_crcpoly(&mut self, val: u16) { - self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); - } - } - impl Default for Crcpr { - fn default() -> Crcpr { - Crcpr(0) - } - } - } - pub mod vals { - use crate::generic::*; - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Cpol(pub u8); - impl Cpol { - #[doc = "CK to 0 when idle"] - pub const IDLELOW: Self = Self(0); - #[doc = "CK to 1 when idle"] - pub const IDLEHIGH: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct LdmaTx(pub u8); - impl LdmaTx { - #[doc = "Number of data to transfer for transmit is even"] - pub const EVEN: Self = Self(0); - #[doc = "Number of data to transfer for transmit is odd"] - pub const ODD: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Crcnext(pub u8); - impl Crcnext { - #[doc = "Next transmit value is from Tx buffer"] - pub const TXBUFFER: Self = Self(0); - #[doc = "Next transmit value is from Tx CRC register"] - pub const CRC: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Bidimode(pub u8); - impl Bidimode { - #[doc = "2-line unidirectional data mode selected"] - pub const UNIDIRECTIONAL: Self = Self(0); - #[doc = "1-line bidirectional data mode selected"] - pub const BIDIRECTIONAL: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Crcl(pub u8); - impl Crcl { - #[doc = "8-bit CRC length"] - pub const EIGHTBIT: Self = Self(0); - #[doc = "16-bit CRC length"] - pub const SIXTEENBIT: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Br(pub u8); - impl Br { - #[doc = "f_PCLK / 2"] - pub const DIV2: Self = Self(0); - #[doc = "f_PCLK / 4"] - pub const DIV4: Self = Self(0x01); - #[doc = "f_PCLK / 8"] - pub const DIV8: Self = Self(0x02); - #[doc = "f_PCLK / 16"] - pub const DIV16: Self = Self(0x03); - #[doc = "f_PCLK / 32"] - pub const DIV32: Self = Self(0x04); - #[doc = "f_PCLK / 64"] - pub const DIV64: Self = Self(0x05); - #[doc = "f_PCLK / 128"] - pub const DIV128: Self = Self(0x06); - #[doc = "f_PCLK / 256"] - pub const DIV256: Self = Self(0x07); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Frxth(pub u8); - impl Frxth { - #[doc = "RXNE event is generated if the FIFO level is greater than or equal to 1/2 (16-bit)"] - pub const HALF: Self = Self(0); - #[doc = "RXNE event is generated if the FIFO level is greater than or equal to 1/4 (8-bit)"] - pub const QUARTER: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Frer(pub u8); - impl Frer { - #[doc = "No frame format error"] - pub const NOERROR: Self = Self(0); - #[doc = "A frame format error occurred"] - pub const ERROR: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Lsbfirst(pub u8); - impl Lsbfirst { - #[doc = "Data is transmitted/received with the MSB first"] - pub const MSBFIRST: Self = Self(0); - #[doc = "Data is transmitted/received with the LSB first"] - pub const LSBFIRST: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Bidioe(pub u8); - impl Bidioe { - #[doc = "Output disabled (receive-only mode)"] - pub const OUTPUTDISABLED: Self = Self(0); - #[doc = "Output enabled (transmit-only mode)"] - pub const OUTPUTENABLED: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Rxonly(pub u8); - impl Rxonly { - #[doc = "Full duplex (Transmit and receive)"] - pub const FULLDUPLEX: Self = Self(0); - #[doc = "Output disabled (Receive-only mode)"] - pub const OUTPUTDISABLED: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Cpha(pub u8); - impl Cpha { - #[doc = "The first clock transition is the first data capture edge"] - pub const FIRSTEDGE: Self = Self(0); - #[doc = "The second clock transition is the first data capture edge"] - pub const SECONDEDGE: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct LdmaRx(pub u8); - impl LdmaRx { - #[doc = "Number of data to transfer for receive is even"] - pub const EVEN: Self = Self(0); - #[doc = "Number of data to transfer for receive is odd"] - pub const ODD: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Frlvlr(pub u8); - impl Frlvlr { - #[doc = "Rx FIFO Empty"] - pub const EMPTY: Self = Self(0); - #[doc = "Rx 1/4 FIFO"] - pub const QUARTER: Self = Self(0x01); - #[doc = "Rx 1/2 FIFO"] - pub const HALF: Self = Self(0x02); - #[doc = "Rx FIFO full"] - pub const FULL: Self = Self(0x03); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Ftlvlr(pub u8); - impl Ftlvlr { - #[doc = "Tx FIFO Empty"] - pub const EMPTY: Self = Self(0); - #[doc = "Tx 1/4 FIFO"] - pub const QUARTER: Self = Self(0x01); - #[doc = "Tx 1/2 FIFO"] - pub const HALF: Self = Self(0x02); - #[doc = "Tx FIFO full"] - pub const FULL: Self = Self(0x03); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Mstr(pub u8); - impl Mstr { - #[doc = "Slave configuration"] - pub const SLAVE: Self = Self(0); - #[doc = "Master configuration"] - pub const MASTER: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Ds(pub u8); - impl Ds { - #[doc = "4-bit"] - pub const FOURBIT: Self = Self(0x03); - #[doc = "5-bit"] - pub const FIVEBIT: Self = Self(0x04); - #[doc = "6-bit"] - pub const SIXBIT: Self = Self(0x05); - #[doc = "7-bit"] - pub const SEVENBIT: Self = Self(0x06); - #[doc = "8-bit"] - pub const EIGHTBIT: Self = Self(0x07); - #[doc = "9-bit"] - pub const NINEBIT: Self = Self(0x08); - #[doc = "10-bit"] - pub const TENBIT: Self = Self(0x09); - #[doc = "11-bit"] - pub const ELEVENBIT: Self = Self(0x0a); - #[doc = "12-bit"] - pub const TWELVEBIT: Self = Self(0x0b); - #[doc = "13-bit"] - pub const THIRTEENBIT: Self = Self(0x0c); - #[doc = "14-bit"] - pub const FOURTEENBIT: Self = Self(0x0d); - #[doc = "15-bit"] - pub const FIFTEENBIT: Self = Self(0x0e); - #[doc = "16-bit"] - pub const SIXTEENBIT: Self = Self(0x0f); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Frf(pub u8); - impl Frf { - #[doc = "SPI Motorola mode"] - pub const MOTOROLA: Self = Self(0); - #[doc = "SPI TI mode"] - pub const TI: Self = Self(0x01); - } } } pub mod syscfg_h7 { @@ -6237,33 +2506,160 @@ pub mod syscfg_h7 { } pub mod regs { use crate::generic::*; - #[doc = "SYSCFG user register 0"] + #[doc = "SYSCFG user register 15"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ur0(pub u32); - impl Ur0 { - #[doc = "Bank Swap"] - pub const fn bks(&self) -> bool { + pub struct Ur15(pub u32); + impl Ur15 { + #[doc = "Freeze independent watchdog in Standby mode"] + pub const fn fziwdgstb(&self) -> bool { + let val = (self.0 >> 16usize) & 0x01; + val != 0 + } + #[doc = "Freeze independent watchdog in Standby mode"] + pub fn set_fziwdgstb(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 16usize)) | (((val as u32) & 0x01) << 16usize); + } + } + impl Default for Ur15 { + fn default() -> Ur15 { + Ur15(0) + } + } + #[doc = "SYSCFG user register 5"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ur5(pub u32); + impl Ur5 { + #[doc = "Mass erase secured area disabled for bank 1"] + pub const fn mesad_1(&self) -> bool { let val = (self.0 >> 0usize) & 0x01; val != 0 } - #[doc = "Bank Swap"] - pub fn set_bks(&mut self, val: bool) { + #[doc = "Mass erase secured area disabled for bank 1"] + pub fn set_mesad_1(&mut self, val: bool) { self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); } - #[doc = "Readout protection"] - pub const fn rdp(&self) -> u8 { + #[doc = "Write protection for flash bank 1"] + pub const fn wrpn_1(&self) -> u8 { let val = (self.0 >> 16usize) & 0xff; val as u8 } - #[doc = "Readout protection"] - pub fn set_rdp(&mut self, val: u8) { + #[doc = "Write protection for flash bank 1"] + pub fn set_wrpn_1(&mut self, val: u8) { self.0 = (self.0 & !(0xff << 16usize)) | (((val as u32) & 0xff) << 16usize); } } - impl Default for Ur0 { - fn default() -> Ur0 { - Ur0(0) + impl Default for Ur5 { + fn default() -> Ur5 { + Ur5(0) + } + } + #[doc = "SYSCFG user register 16"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ur16(pub u32); + impl Ur16 { + #[doc = "Freeze independent watchdog in Stop mode"] + pub const fn fziwdgstp(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Freeze independent watchdog in Stop mode"] + pub fn set_fziwdgstp(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "Private key programmed"] + pub const fn pkp(&self) -> bool { + let val = (self.0 >> 16usize) & 0x01; + val != 0 + } + #[doc = "Private key programmed"] + pub fn set_pkp(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 16usize)) | (((val as u32) & 0x01) << 16usize); + } + } + impl Default for Ur16 { + fn default() -> Ur16 { + Ur16(0) + } + } + #[doc = "SYSCFG user register 13"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ur13(pub u32); + impl Ur13 { + #[doc = "Secured DTCM RAM Size"] + pub const fn sdrs(&self) -> u8 { + let val = (self.0 >> 0usize) & 0x03; + val as u8 + } + #[doc = "Secured DTCM RAM Size"] + pub fn set_sdrs(&mut self, val: u8) { + self.0 = (self.0 & !(0x03 << 0usize)) | (((val as u32) & 0x03) << 0usize); + } + #[doc = "D1 Standby reset"] + pub const fn d1sbrst(&self) -> bool { + let val = (self.0 >> 16usize) & 0x01; + val != 0 + } + #[doc = "D1 Standby reset"] + pub fn set_d1sbrst(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 16usize)) | (((val as u32) & 0x01) << 16usize); + } + } + impl Default for Ur13 { + fn default() -> Ur13 { + Ur13(0) + } + } + #[doc = "SYSCFG user register 17"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ur17(pub u32); + impl Ur17 { + #[doc = "I/O high speed / low voltage"] + pub const fn io_hslv(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "I/O high speed / low voltage"] + pub fn set_io_hslv(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + } + impl Default for Ur17 { + fn default() -> Ur17 { + Ur17(0) + } + } + #[doc = "SYSCFG user register 9"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ur9(pub u32); + impl Ur9 { + #[doc = "Write protection for flash bank 2"] + pub const fn wrpn_2(&self) -> u8 { + let val = (self.0 >> 0usize) & 0xff; + val as u8 + } + #[doc = "Write protection for flash bank 2"] + pub fn set_wrpn_2(&mut self, val: u8) { + self.0 = (self.0 & !(0xff << 0usize)) | (((val as u32) & 0xff) << 0usize); + } + #[doc = "Protected area start address for bank 2"] + pub const fn pa_beg_2(&self) -> u16 { + let val = (self.0 >> 16usize) & 0x0fff; + val as u16 + } + #[doc = "Protected area start address for bank 2"] + pub fn set_pa_beg_2(&mut self, val: u16) { + self.0 = (self.0 & !(0x0fff << 16usize)) | (((val as u32) & 0x0fff) << 16usize); + } + } + impl Default for Ur9 { + fn default() -> Ur9 { + Ur9(0) } } #[doc = "SYSCFG user register 10"] @@ -6295,33 +2691,44 @@ pub mod syscfg_h7 { Ur10(0) } } - #[doc = "SYSCFG user register 2"] + #[doc = "SYSCFG package register"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ur2(pub u32); - impl Ur2 { - #[doc = "BOR_LVL Brownout Reset Threshold Level"] - pub const fn borh(&self) -> u8 { - let val = (self.0 >> 0usize) & 0x03; + pub struct Pkgr(pub u32); + impl Pkgr { + #[doc = "Package"] + pub const fn pkg(&self) -> u8 { + let val = (self.0 >> 0usize) & 0x0f; val as u8 } - #[doc = "BOR_LVL Brownout Reset Threshold Level"] - pub fn set_borh(&mut self, val: u8) { - self.0 = (self.0 & !(0x03 << 0usize)) | (((val as u32) & 0x03) << 0usize); - } - #[doc = "Boot Address 0"] - pub const fn boot_add0(&self) -> u16 { - let val = (self.0 >> 16usize) & 0xffff; - val as u16 - } - #[doc = "Boot Address 0"] - pub fn set_boot_add0(&mut self, val: u16) { - self.0 = (self.0 & !(0xffff << 16usize)) | (((val as u32) & 0xffff) << 16usize); + #[doc = "Package"] + pub fn set_pkg(&mut self, val: u8) { + self.0 = (self.0 & !(0x0f << 0usize)) | (((val as u32) & 0x0f) << 0usize); } } - impl Default for Ur2 { - fn default() -> Ur2 { - Ur2(0) + impl Default for Pkgr { + fn default() -> Pkgr { + Pkgr(0) + } + } + #[doc = "SYSCFG user register 4"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ur4(pub u32); + impl Ur4 { + #[doc = "Mass Erase Protected Area Disabled for bank 1"] + pub const fn mepad_1(&self) -> bool { + let val = (self.0 >> 16usize) & 0x01; + val != 0 + } + #[doc = "Mass Erase Protected Area Disabled for bank 1"] + pub fn set_mepad_1(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 16usize)) | (((val as u32) & 0x01) << 16usize); + } + } + impl Default for Ur4 { + fn default() -> Ur4 { + Ur4(0) } } #[doc = "SYSCFG compensation cell value register"] @@ -6353,6 +2760,35 @@ pub mod syscfg_h7 { Ccvr(0) } } + #[doc = "SYSCFG user register 11"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ur11(pub u32); + impl Ur11 { + #[doc = "Secured area end address for bank 2"] + pub const fn sa_end_2(&self) -> u16 { + let val = (self.0 >> 0usize) & 0x0fff; + val as u16 + } + #[doc = "Secured area end address for bank 2"] + pub fn set_sa_end_2(&mut self, val: u16) { + self.0 = (self.0 & !(0x0fff << 0usize)) | (((val as u32) & 0x0fff) << 0usize); + } + #[doc = "Independent Watchdog 1 mode"] + pub const fn iwdg1m(&self) -> bool { + let val = (self.0 >> 16usize) & 0x01; + val != 0 + } + #[doc = "Independent Watchdog 1 mode"] + pub fn set_iwdg1m(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 16usize)) | (((val as u32) & 0x01) << 16usize); + } + } + impl Default for Ur11 { + fn default() -> Ur11 { + Ur11(0) + } + } #[doc = "compensation cell control/status register"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] @@ -6400,6 +2836,84 @@ pub mod syscfg_h7 { Cccsr(0) } } + #[doc = "SYSCFG user register 14"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ur14(pub u32); + impl Ur14 { + #[doc = "D1 Stop Reset"] + pub const fn d1stprst(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "D1 Stop Reset"] + pub fn set_d1stprst(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + } + impl Default for Ur14 { + fn default() -> Ur14 { + Ur14(0) + } + } + #[doc = "SYSCFG user register 0"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ur0(pub u32); + impl Ur0 { + #[doc = "Bank Swap"] + pub const fn bks(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Bank Swap"] + pub fn set_bks(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "Readout protection"] + pub const fn rdp(&self) -> u8 { + let val = (self.0 >> 16usize) & 0xff; + val as u8 + } + #[doc = "Readout protection"] + pub fn set_rdp(&mut self, val: u8) { + self.0 = (self.0 & !(0xff << 16usize)) | (((val as u32) & 0xff) << 16usize); + } + } + impl Default for Ur0 { + fn default() -> Ur0 { + Ur0(0) + } + } + #[doc = "SYSCFG user register 2"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ur2(pub u32); + impl Ur2 { + #[doc = "BOR_LVL Brownout Reset Threshold Level"] + pub const fn borh(&self) -> u8 { + let val = (self.0 >> 0usize) & 0x03; + val as u8 + } + #[doc = "BOR_LVL Brownout Reset Threshold Level"] + pub fn set_borh(&mut self, val: u8) { + self.0 = (self.0 & !(0x03 << 0usize)) | (((val as u32) & 0x03) << 0usize); + } + #[doc = "Boot Address 0"] + pub const fn boot_add0(&self) -> u16 { + let val = (self.0 >> 16usize) & 0xffff; + val as u16 + } + #[doc = "Boot Address 0"] + pub fn set_boot_add0(&mut self, val: u16) { + self.0 = (self.0 & !(0xffff << 16usize)) | (((val as u32) & 0xffff) << 16usize); + } + } + impl Default for Ur2 { + fn default() -> Ur2 { + Ur2(0) + } + } #[doc = "external interrupt configuration register 2"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] @@ -6424,142 +2938,6 @@ pub mod syscfg_h7 { Exticr(0) } } - #[doc = "SYSCFG user register 9"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ur9(pub u32); - impl Ur9 { - #[doc = "Write protection for flash bank 2"] - pub const fn wrpn_2(&self) -> u8 { - let val = (self.0 >> 0usize) & 0xff; - val as u8 - } - #[doc = "Write protection for flash bank 2"] - pub fn set_wrpn_2(&mut self, val: u8) { - self.0 = (self.0 & !(0xff << 0usize)) | (((val as u32) & 0xff) << 0usize); - } - #[doc = "Protected area start address for bank 2"] - pub const fn pa_beg_2(&self) -> u16 { - let val = (self.0 >> 16usize) & 0x0fff; - val as u16 - } - #[doc = "Protected area start address for bank 2"] - pub fn set_pa_beg_2(&mut self, val: u16) { - self.0 = (self.0 & !(0x0fff << 16usize)) | (((val as u32) & 0x0fff) << 16usize); - } - } - impl Default for Ur9 { - fn default() -> Ur9 { - Ur9(0) - } - } - #[doc = "SYSCFG user register 16"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ur16(pub u32); - impl Ur16 { - #[doc = "Freeze independent watchdog in Stop mode"] - pub const fn fziwdgstp(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Freeze independent watchdog in Stop mode"] - pub fn set_fziwdgstp(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "Private key programmed"] - pub const fn pkp(&self) -> bool { - let val = (self.0 >> 16usize) & 0x01; - val != 0 - } - #[doc = "Private key programmed"] - pub fn set_pkp(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 16usize)) | (((val as u32) & 0x01) << 16usize); - } - } - impl Default for Ur16 { - fn default() -> Ur16 { - Ur16(0) - } - } - #[doc = "SYSCFG compensation cell code register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Cccr(pub u32); - impl Cccr { - #[doc = "NMOS compensation code"] - pub const fn ncc(&self) -> u8 { - let val = (self.0 >> 0usize) & 0x0f; - val as u8 - } - #[doc = "NMOS compensation code"] - pub fn set_ncc(&mut self, val: u8) { - self.0 = (self.0 & !(0x0f << 0usize)) | (((val as u32) & 0x0f) << 0usize); - } - #[doc = "PMOS compensation code"] - pub const fn pcc(&self) -> u8 { - let val = (self.0 >> 4usize) & 0x0f; - val as u8 - } - #[doc = "PMOS compensation code"] - pub fn set_pcc(&mut self, val: u8) { - self.0 = (self.0 & !(0x0f << 4usize)) | (((val as u32) & 0x0f) << 4usize); - } - } - impl Default for Cccr { - fn default() -> Cccr { - Cccr(0) - } - } - #[doc = "SYSCFG user register 11"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ur11(pub u32); - impl Ur11 { - #[doc = "Secured area end address for bank 2"] - pub const fn sa_end_2(&self) -> u16 { - let val = (self.0 >> 0usize) & 0x0fff; - val as u16 - } - #[doc = "Secured area end address for bank 2"] - pub fn set_sa_end_2(&mut self, val: u16) { - self.0 = (self.0 & !(0x0fff << 0usize)) | (((val as u32) & 0x0fff) << 0usize); - } - #[doc = "Independent Watchdog 1 mode"] - pub const fn iwdg1m(&self) -> bool { - let val = (self.0 >> 16usize) & 0x01; - val != 0 - } - #[doc = "Independent Watchdog 1 mode"] - pub fn set_iwdg1m(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 16usize)) | (((val as u32) & 0x01) << 16usize); - } - } - impl Default for Ur11 { - fn default() -> Ur11 { - Ur11(0) - } - } - #[doc = "SYSCFG user register 17"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ur17(pub u32); - impl Ur17 { - #[doc = "I/O high speed / low voltage"] - pub const fn io_hslv(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "I/O high speed / low voltage"] - pub fn set_io_hslv(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - } - impl Default for Ur17 { - fn default() -> Ur17 { - Ur17(0) - } - } #[doc = "SYSCFG user register 6"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] @@ -6589,102 +2967,102 @@ pub mod syscfg_h7 { Ur6(0) } } - #[doc = "SYSCFG user register 4"] + #[doc = "SYSCFG compensation cell code register"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ur4(pub u32); - impl Ur4 { - #[doc = "Mass Erase Protected Area Disabled for bank 1"] - pub const fn mepad_1(&self) -> bool { - let val = (self.0 >> 16usize) & 0x01; - val != 0 - } - #[doc = "Mass Erase Protected Area Disabled for bank 1"] - pub fn set_mepad_1(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 16usize)) | (((val as u32) & 0x01) << 16usize); - } - } - impl Default for Ur4 { - fn default() -> Ur4 { - Ur4(0) - } - } - #[doc = "SYSCFG user register 5"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ur5(pub u32); - impl Ur5 { - #[doc = "Mass erase secured area disabled for bank 1"] - pub const fn mesad_1(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "Mass erase secured area disabled for bank 1"] - pub fn set_mesad_1(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "Write protection for flash bank 1"] - pub const fn wrpn_1(&self) -> u8 { - let val = (self.0 >> 16usize) & 0xff; - val as u8 - } - #[doc = "Write protection for flash bank 1"] - pub fn set_wrpn_1(&mut self, val: u8) { - self.0 = (self.0 & !(0xff << 16usize)) | (((val as u32) & 0xff) << 16usize); - } - } - impl Default for Ur5 { - fn default() -> Ur5 { - Ur5(0) - } - } - #[doc = "SYSCFG package register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Pkgr(pub u32); - impl Pkgr { - #[doc = "Package"] - pub const fn pkg(&self) -> u8 { + pub struct Cccr(pub u32); + impl Cccr { + #[doc = "NMOS compensation code"] + pub const fn ncc(&self) -> u8 { let val = (self.0 >> 0usize) & 0x0f; val as u8 } - #[doc = "Package"] - pub fn set_pkg(&mut self, val: u8) { + #[doc = "NMOS compensation code"] + pub fn set_ncc(&mut self, val: u8) { self.0 = (self.0 & !(0x0f << 0usize)) | (((val as u32) & 0x0f) << 0usize); } - } - impl Default for Pkgr { - fn default() -> Pkgr { - Pkgr(0) - } - } - #[doc = "SYSCFG user register 13"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ur13(pub u32); - impl Ur13 { - #[doc = "Secured DTCM RAM Size"] - pub const fn sdrs(&self) -> u8 { - let val = (self.0 >> 0usize) & 0x03; + #[doc = "PMOS compensation code"] + pub const fn pcc(&self) -> u8 { + let val = (self.0 >> 4usize) & 0x0f; val as u8 } - #[doc = "Secured DTCM RAM Size"] - pub fn set_sdrs(&mut self, val: u8) { - self.0 = (self.0 & !(0x03 << 0usize)) | (((val as u32) & 0x03) << 0usize); + #[doc = "PMOS compensation code"] + pub fn set_pcc(&mut self, val: u8) { + self.0 = (self.0 & !(0x0f << 4usize)) | (((val as u32) & 0x0f) << 4usize); } - #[doc = "D1 Standby reset"] - pub const fn d1sbrst(&self) -> bool { + } + impl Default for Cccr { + fn default() -> Cccr { + Cccr(0) + } + } + #[doc = "SYSCFG user register 7"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ur7(pub u32); + impl Ur7 { + #[doc = "Secured area start address for bank 1"] + pub const fn sa_beg_1(&self) -> u16 { + let val = (self.0 >> 0usize) & 0x0fff; + val as u16 + } + #[doc = "Secured area start address for bank 1"] + pub fn set_sa_beg_1(&mut self, val: u16) { + self.0 = (self.0 & !(0x0fff << 0usize)) | (((val as u32) & 0x0fff) << 0usize); + } + #[doc = "Secured area end address for bank 1"] + pub const fn sa_end_1(&self) -> u16 { + let val = (self.0 >> 16usize) & 0x0fff; + val as u16 + } + #[doc = "Secured area end address for bank 1"] + pub fn set_sa_end_1(&mut self, val: u16) { + self.0 = (self.0 & !(0x0fff << 16usize)) | (((val as u32) & 0x0fff) << 16usize); + } + } + impl Default for Ur7 { + fn default() -> Ur7 { + Ur7(0) + } + } + #[doc = "SYSCFG user register 3"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ur3(pub u32); + impl Ur3 { + #[doc = "Boot Address 1"] + pub const fn boot_add1(&self) -> u16 { + let val = (self.0 >> 16usize) & 0xffff; + val as u16 + } + #[doc = "Boot Address 1"] + pub fn set_boot_add1(&mut self, val: u16) { + self.0 = (self.0 & !(0xffff << 16usize)) | (((val as u32) & 0xffff) << 16usize); + } + } + impl Default for Ur3 { + fn default() -> Ur3 { + Ur3(0) + } + } + #[doc = "SYSCFG user register 12"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ur12(pub u32); + impl Ur12 { + #[doc = "Secure mode"] + pub const fn secure(&self) -> bool { let val = (self.0 >> 16usize) & 0x01; val != 0 } - #[doc = "D1 Standby reset"] - pub fn set_d1sbrst(&mut self, val: bool) { + #[doc = "Secure mode"] + pub fn set_secure(&mut self, val: bool) { self.0 = (self.0 & !(0x01 << 16usize)) | (((val as u32) & 0x01) << 16usize); } } - impl Default for Ur13 { - fn default() -> Ur13 { - Ur13(0) + impl Default for Ur12 { + fn default() -> Ur12 { + Ur12(0) } } #[doc = "peripheral mode configuration register"] @@ -6862,115 +3240,6 @@ pub mod syscfg_h7 { Ur8(0) } } - #[doc = "SYSCFG user register 15"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ur15(pub u32); - impl Ur15 { - #[doc = "Freeze independent watchdog in Standby mode"] - pub const fn fziwdgstb(&self) -> bool { - let val = (self.0 >> 16usize) & 0x01; - val != 0 - } - #[doc = "Freeze independent watchdog in Standby mode"] - pub fn set_fziwdgstb(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 16usize)) | (((val as u32) & 0x01) << 16usize); - } - } - impl Default for Ur15 { - fn default() -> Ur15 { - Ur15(0) - } - } - #[doc = "SYSCFG user register 12"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ur12(pub u32); - impl Ur12 { - #[doc = "Secure mode"] - pub const fn secure(&self) -> bool { - let val = (self.0 >> 16usize) & 0x01; - val != 0 - } - #[doc = "Secure mode"] - pub fn set_secure(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 16usize)) | (((val as u32) & 0x01) << 16usize); - } - } - impl Default for Ur12 { - fn default() -> Ur12 { - Ur12(0) - } - } - #[doc = "SYSCFG user register 3"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ur3(pub u32); - impl Ur3 { - #[doc = "Boot Address 1"] - pub const fn boot_add1(&self) -> u16 { - let val = (self.0 >> 16usize) & 0xffff; - val as u16 - } - #[doc = "Boot Address 1"] - pub fn set_boot_add1(&mut self, val: u16) { - self.0 = (self.0 & !(0xffff << 16usize)) | (((val as u32) & 0xffff) << 16usize); - } - } - impl Default for Ur3 { - fn default() -> Ur3 { - Ur3(0) - } - } - #[doc = "SYSCFG user register 7"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ur7(pub u32); - impl Ur7 { - #[doc = "Secured area start address for bank 1"] - pub const fn sa_beg_1(&self) -> u16 { - let val = (self.0 >> 0usize) & 0x0fff; - val as u16 - } - #[doc = "Secured area start address for bank 1"] - pub fn set_sa_beg_1(&mut self, val: u16) { - self.0 = (self.0 & !(0x0fff << 0usize)) | (((val as u32) & 0x0fff) << 0usize); - } - #[doc = "Secured area end address for bank 1"] - pub const fn sa_end_1(&self) -> u16 { - let val = (self.0 >> 16usize) & 0x0fff; - val as u16 - } - #[doc = "Secured area end address for bank 1"] - pub fn set_sa_end_1(&mut self, val: u16) { - self.0 = (self.0 & !(0x0fff << 16usize)) | (((val as u32) & 0x0fff) << 16usize); - } - } - impl Default for Ur7 { - fn default() -> Ur7 { - Ur7(0) - } - } - #[doc = "SYSCFG user register 14"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ur14(pub u32); - impl Ur14 { - #[doc = "D1 Stop Reset"] - pub const fn d1stprst(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "D1 Stop Reset"] - pub fn set_d1stprst(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - } - impl Default for Ur14 { - fn default() -> Ur14 { - Ur14(0) - } - } #[doc = "SYSCFG power control register"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] @@ -7002,12 +3271,12 @@ pub mod dma_v2 { unsafe impl Sync for Dma {} impl Dma { #[doc = "low interrupt status register"] - pub fn isr(self, n: usize) -> Reg { + pub fn isr(self, n: usize) -> Reg { assert!(n < 2usize); unsafe { Reg::from_ptr(self.0.add(0usize + n * 4usize)) } } #[doc = "low interrupt flag clear register"] - pub fn ifcr(self, n: usize) -> Reg { + pub fn ifcr(self, n: usize) -> Reg { assert!(n < 2usize); unsafe { Reg::from_ptr(self.0.add(8usize + n * 4usize)) } } @@ -7048,248 +3317,8 @@ pub mod dma_v2 { unsafe { Reg::from_ptr(self.0.add(20usize)) } } } - pub mod vals { - use crate::generic::*; - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Pincos(pub u8); - impl Pincos { - #[doc = "The offset size for the peripheral address calculation is linked to the PSIZE"] - pub const PSIZE: Self = Self(0); - #[doc = "The offset size for the peripheral address calculation is fixed to 4 (32-bit alignment)"] - pub const FIXED4: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Ct(pub u8); - impl Ct { - #[doc = "The current target memory is Memory 0"] - pub const MEMORY0: Self = Self(0); - #[doc = "The current target memory is Memory 1"] - pub const MEMORY1: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Pl(pub u8); - impl Pl { - #[doc = "Low"] - pub const LOW: Self = Self(0); - #[doc = "Medium"] - pub const MEDIUM: Self = Self(0x01); - #[doc = "High"] - pub const HIGH: Self = Self(0x02); - #[doc = "Very high"] - pub const VERYHIGH: Self = Self(0x03); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Fth(pub u8); - impl Fth { - #[doc = "1/4 full FIFO"] - pub const QUARTER: Self = Self(0); - #[doc = "1/2 full FIFO"] - pub const HALF: Self = Self(0x01); - #[doc = "3/4 full FIFO"] - pub const THREEQUARTERS: Self = Self(0x02); - #[doc = "Full FIFO"] - pub const FULL: Self = Self(0x03); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Circ(pub u8); - impl Circ { - #[doc = "Circular mode disabled"] - pub const DISABLED: Self = Self(0); - #[doc = "Circular mode enabled"] - pub const ENABLED: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Fs(pub u8); - impl Fs { - #[doc = "0 < fifo_level < 1/4"] - pub const QUARTER1: Self = Self(0); - #[doc = "1/4 <= fifo_level < 1/2"] - pub const QUARTER2: Self = Self(0x01); - #[doc = "1/2 <= fifo_level < 3/4"] - pub const QUARTER3: Self = Self(0x02); - #[doc = "3/4 <= fifo_level < full"] - pub const QUARTER4: Self = Self(0x03); - #[doc = "FIFO is empty"] - pub const EMPTY: Self = Self(0x04); - #[doc = "FIFO is full"] - pub const FULL: Self = Self(0x05); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Dbm(pub u8); - impl Dbm { - #[doc = "No buffer switching at the end of transfer"] - pub const DISABLED: Self = Self(0); - #[doc = "Memory target switched at the end of the DMA transfer"] - pub const ENABLED: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Burst(pub u8); - impl Burst { - #[doc = "Single transfer"] - pub const SINGLE: Self = Self(0); - #[doc = "Incremental burst of 4 beats"] - pub const INCR4: Self = Self(0x01); - #[doc = "Incremental burst of 8 beats"] - pub const INCR8: Self = Self(0x02); - #[doc = "Incremental burst of 16 beats"] - pub const INCR16: Self = Self(0x03); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Pfctrl(pub u8); - impl Pfctrl { - #[doc = "The DMA is the flow controller"] - pub const DMA: Self = Self(0); - #[doc = "The peripheral is the flow controller"] - pub const PERIPHERAL: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Dir(pub u8); - impl Dir { - #[doc = "Peripheral-to-memory"] - pub const PERIPHERALTOMEMORY: Self = Self(0); - #[doc = "Memory-to-peripheral"] - pub const MEMORYTOPERIPHERAL: Self = Self(0x01); - #[doc = "Memory-to-memory"] - pub const MEMORYTOMEMORY: Self = Self(0x02); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Size(pub u8); - impl Size { - #[doc = "Byte (8-bit)"] - pub const BITS8: Self = Self(0); - #[doc = "Half-word (16-bit)"] - pub const BITS16: Self = Self(0x01); - #[doc = "Word (32-bit)"] - pub const BITS32: Self = Self(0x02); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Inc(pub u8); - impl Inc { - #[doc = "Address pointer is fixed"] - pub const FIXED: Self = Self(0); - #[doc = "Address pointer is incremented after each data transfer"] - pub const INCREMENTED: Self = Self(0x01); - } - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] - pub struct Dmdis(pub u8); - impl Dmdis { - #[doc = "Direct mode is enabled"] - pub const ENABLED: Self = Self(0); - #[doc = "Direct mode is disabled"] - pub const DISABLED: Self = Self(0x01); - } - } pub mod regs { use crate::generic::*; - #[doc = "low interrupt status register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Isr(pub u32); - impl Isr { - #[doc = "Stream x FIFO error interrupt flag (x=3..0)"] - pub fn feif(&self, n: usize) -> bool { - assert!(n < 4usize); - let offs = 0usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Stream x FIFO error interrupt flag (x=3..0)"] - pub fn set_feif(&mut self, n: usize, val: bool) { - assert!(n < 4usize); - let offs = 0usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Stream x direct mode error interrupt flag (x=3..0)"] - pub fn dmeif(&self, n: usize) -> bool { - assert!(n < 4usize); - let offs = 2usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Stream x direct mode error interrupt flag (x=3..0)"] - pub fn set_dmeif(&mut self, n: usize, val: bool) { - assert!(n < 4usize); - let offs = 2usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Stream x transfer error interrupt flag (x=3..0)"] - pub fn teif(&self, n: usize) -> bool { - assert!(n < 4usize); - let offs = 3usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Stream x transfer error interrupt flag (x=3..0)"] - pub fn set_teif(&mut self, n: usize, val: bool) { - assert!(n < 4usize); - let offs = 3usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Stream x half transfer interrupt flag (x=3..0)"] - pub fn htif(&self, n: usize) -> bool { - assert!(n < 4usize); - let offs = 4usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Stream x half transfer interrupt flag (x=3..0)"] - pub fn set_htif(&mut self, n: usize, val: bool) { - assert!(n < 4usize); - let offs = 4usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Stream x transfer complete interrupt flag (x = 3..0)"] - pub fn tcif(&self, n: usize) -> bool { - assert!(n < 4usize); - let offs = 5usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Stream x transfer complete interrupt flag (x = 3..0)"] - pub fn set_tcif(&mut self, n: usize, val: bool) { - assert!(n < 4usize); - let offs = 5usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - } - impl Default for Isr { - fn default() -> Isr { - Isr(0) - } - } - #[doc = "stream x number of data register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ndtr(pub u32); - impl Ndtr { - #[doc = "Number of data items to transfer"] - pub const fn ndt(&self) -> u16 { - let val = (self.0 >> 0usize) & 0xffff; - val as u16 - } - #[doc = "Number of data items to transfer"] - pub fn set_ndt(&mut self, val: u16) { - self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); - } - } - impl Default for Ndtr { - fn default() -> Ndtr { - Ndtr(0) - } - } #[doc = "stream x configuration register"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] @@ -7472,82 +3501,6 @@ pub mod dma_v2 { Cr(0) } } - #[doc = "low interrupt flag clear register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ifcr(pub u32); - impl Ifcr { - #[doc = "Stream x clear FIFO error interrupt flag (x = 3..0)"] - pub fn cfeif(&self, n: usize) -> bool { - assert!(n < 4usize); - let offs = 0usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Stream x clear FIFO error interrupt flag (x = 3..0)"] - pub fn set_cfeif(&mut self, n: usize, val: bool) { - assert!(n < 4usize); - let offs = 0usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Stream x clear direct mode error interrupt flag (x = 3..0)"] - pub fn cdmeif(&self, n: usize) -> bool { - assert!(n < 4usize); - let offs = 2usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Stream x clear direct mode error interrupt flag (x = 3..0)"] - pub fn set_cdmeif(&mut self, n: usize, val: bool) { - assert!(n < 4usize); - let offs = 2usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Stream x clear transfer error interrupt flag (x = 3..0)"] - pub fn cteif(&self, n: usize) -> bool { - assert!(n < 4usize); - let offs = 3usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Stream x clear transfer error interrupt flag (x = 3..0)"] - pub fn set_cteif(&mut self, n: usize, val: bool) { - assert!(n < 4usize); - let offs = 3usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Stream x clear half transfer interrupt flag (x = 3..0)"] - pub fn chtif(&self, n: usize) -> bool { - assert!(n < 4usize); - let offs = 4usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Stream x clear half transfer interrupt flag (x = 3..0)"] - pub fn set_chtif(&mut self, n: usize, val: bool) { - assert!(n < 4usize); - let offs = 4usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - #[doc = "Stream x clear transfer complete interrupt flag (x = 3..0)"] - pub fn ctcif(&self, n: usize) -> bool { - assert!(n < 4usize); - let offs = 5usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - let val = (self.0 >> offs) & 0x01; - val != 0 - } - #[doc = "Stream x clear transfer complete interrupt flag (x = 3..0)"] - pub fn set_ctcif(&mut self, n: usize, val: bool) { - assert!(n < 4usize); - let offs = 5usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); - self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); - } - } - impl Default for Ifcr { - fn default() -> Ifcr { - Ifcr(0) - } - } #[doc = "stream x FIFO control register"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] @@ -7595,6 +3548,1997 @@ pub mod dma_v2 { Fcr(0) } } + #[doc = "interrupt register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ixr(pub u32); + impl Ixr { + #[doc = "Stream x FIFO error interrupt flag (x=3..0)"] + pub fn feif(&self, n: usize) -> bool { + assert!(n < 4usize); + let offs = 0usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Stream x FIFO error interrupt flag (x=3..0)"] + pub fn set_feif(&mut self, n: usize, val: bool) { + assert!(n < 4usize); + let offs = 0usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + #[doc = "Stream x direct mode error interrupt flag (x=3..0)"] + pub fn dmeif(&self, n: usize) -> bool { + assert!(n < 4usize); + let offs = 2usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Stream x direct mode error interrupt flag (x=3..0)"] + pub fn set_dmeif(&mut self, n: usize, val: bool) { + assert!(n < 4usize); + let offs = 2usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + #[doc = "Stream x transfer error interrupt flag (x=3..0)"] + pub fn teif(&self, n: usize) -> bool { + assert!(n < 4usize); + let offs = 3usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Stream x transfer error interrupt flag (x=3..0)"] + pub fn set_teif(&mut self, n: usize, val: bool) { + assert!(n < 4usize); + let offs = 3usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + #[doc = "Stream x half transfer interrupt flag (x=3..0)"] + pub fn htif(&self, n: usize) -> bool { + assert!(n < 4usize); + let offs = 4usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Stream x half transfer interrupt flag (x=3..0)"] + pub fn set_htif(&mut self, n: usize, val: bool) { + assert!(n < 4usize); + let offs = 4usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + #[doc = "Stream x transfer complete interrupt flag (x = 3..0)"] + pub fn tcif(&self, n: usize) -> bool { + assert!(n < 4usize); + let offs = 5usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Stream x transfer complete interrupt flag (x = 3..0)"] + pub fn set_tcif(&mut self, n: usize, val: bool) { + assert!(n < 4usize); + let offs = 5usize + ([0usize, 6usize, 16usize, 22usize][n] as usize); + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + } + impl Default for Ixr { + fn default() -> Ixr { + Ixr(0) + } + } + #[doc = "stream x number of data register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ndtr(pub u32); + impl Ndtr { + #[doc = "Number of data items to transfer"] + pub const fn ndt(&self) -> u16 { + let val = (self.0 >> 0usize) & 0xffff; + val as u16 + } + #[doc = "Number of data items to transfer"] + pub fn set_ndt(&mut self, val: u16) { + self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); + } + } + impl Default for Ndtr { + fn default() -> Ndtr { + Ndtr(0) + } + } + } + pub mod vals { + use crate::generic::*; + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Pfctrl(pub u8); + impl Pfctrl { + #[doc = "The DMA is the flow controller"] + pub const DMA: Self = Self(0); + #[doc = "The peripheral is the flow controller"] + pub const PERIPHERAL: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Circ(pub u8); + impl Circ { + #[doc = "Circular mode disabled"] + pub const DISABLED: Self = Self(0); + #[doc = "Circular mode enabled"] + pub const ENABLED: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Ct(pub u8); + impl Ct { + #[doc = "The current target memory is Memory 0"] + pub const MEMORY0: Self = Self(0); + #[doc = "The current target memory is Memory 1"] + pub const MEMORY1: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Size(pub u8); + impl Size { + #[doc = "Byte (8-bit)"] + pub const BITS8: Self = Self(0); + #[doc = "Half-word (16-bit)"] + pub const BITS16: Self = Self(0x01); + #[doc = "Word (32-bit)"] + pub const BITS32: Self = Self(0x02); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Inc(pub u8); + impl Inc { + #[doc = "Address pointer is fixed"] + pub const FIXED: Self = Self(0); + #[doc = "Address pointer is incremented after each data transfer"] + pub const INCREMENTED: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Burst(pub u8); + impl Burst { + #[doc = "Single transfer"] + pub const SINGLE: Self = Self(0); + #[doc = "Incremental burst of 4 beats"] + pub const INCR4: Self = Self(0x01); + #[doc = "Incremental burst of 8 beats"] + pub const INCR8: Self = Self(0x02); + #[doc = "Incremental burst of 16 beats"] + pub const INCR16: Self = Self(0x03); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Fth(pub u8); + impl Fth { + #[doc = "1/4 full FIFO"] + pub const QUARTER: Self = Self(0); + #[doc = "1/2 full FIFO"] + pub const HALF: Self = Self(0x01); + #[doc = "3/4 full FIFO"] + pub const THREEQUARTERS: Self = Self(0x02); + #[doc = "Full FIFO"] + pub const FULL: Self = Self(0x03); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Pincos(pub u8); + impl Pincos { + #[doc = "The offset size for the peripheral address calculation is linked to the PSIZE"] + pub const PSIZE: Self = Self(0); + #[doc = "The offset size for the peripheral address calculation is fixed to 4 (32-bit alignment)"] + pub const FIXED4: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Dbm(pub u8); + impl Dbm { + #[doc = "No buffer switching at the end of transfer"] + pub const DISABLED: Self = Self(0); + #[doc = "Memory target switched at the end of the DMA transfer"] + pub const ENABLED: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Pl(pub u8); + impl Pl { + #[doc = "Low"] + pub const LOW: Self = Self(0); + #[doc = "Medium"] + pub const MEDIUM: Self = Self(0x01); + #[doc = "High"] + pub const HIGH: Self = Self(0x02); + #[doc = "Very high"] + pub const VERYHIGH: Self = Self(0x03); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Fs(pub u8); + impl Fs { + #[doc = "0 < fifo_level < 1/4"] + pub const QUARTER1: Self = Self(0); + #[doc = "1/4 <= fifo_level < 1/2"] + pub const QUARTER2: Self = Self(0x01); + #[doc = "1/2 <= fifo_level < 3/4"] + pub const QUARTER3: Self = Self(0x02); + #[doc = "3/4 <= fifo_level < full"] + pub const QUARTER4: Self = Self(0x03); + #[doc = "FIFO is empty"] + pub const EMPTY: Self = Self(0x04); + #[doc = "FIFO is full"] + pub const FULL: Self = Self(0x05); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Dir(pub u8); + impl Dir { + #[doc = "Peripheral-to-memory"] + pub const PERIPHERALTOMEMORY: Self = Self(0); + #[doc = "Memory-to-peripheral"] + pub const MEMORYTOPERIPHERAL: Self = Self(0x01); + #[doc = "Memory-to-memory"] + pub const MEMORYTOMEMORY: Self = Self(0x02); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Dmdis(pub u8); + impl Dmdis { + #[doc = "Direct mode is enabled"] + pub const ENABLED: Self = Self(0); + #[doc = "Direct mode is disabled"] + pub const DISABLED: Self = Self(0x01); + } + } +} +pub mod gpio_v1 { + use crate::generic::*; + #[doc = "General purpose I/O"] + #[derive(Copy, Clone)] + pub struct Gpio(pub *mut u8); + unsafe impl Send for Gpio {} + unsafe impl Sync for Gpio {} + impl Gpio { + #[doc = "Port configuration register low (GPIOn_CRL)"] + pub fn cr(self, n: usize) -> Reg { + assert!(n < 2usize); + unsafe { Reg::from_ptr(self.0.add(0usize + n * 4usize)) } + } + #[doc = "Port input data register (GPIOn_IDR)"] + pub fn idr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(8usize)) } + } + #[doc = "Port output data register (GPIOn_ODR)"] + pub fn odr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(12usize)) } + } + #[doc = "Port bit set/reset register (GPIOn_BSRR)"] + pub fn bsrr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(16usize)) } + } + #[doc = "Port bit reset register (GPIOn_BRR)"] + pub fn brr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(20usize)) } + } + #[doc = "Port configuration lock register"] + pub fn lckr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(24usize)) } + } + } + pub mod regs { + use crate::generic::*; + #[doc = "Port input data register (GPIOn_IDR)"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Idr(pub u32); + impl Idr { + #[doc = "Port input data"] + pub fn idr(&self, n: usize) -> super::vals::Idr { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + super::vals::Idr(val as u8) + } + #[doc = "Port input data"] + pub fn set_idr(&mut self, n: usize, val: super::vals::Idr) { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); + } + } + impl Default for Idr { + fn default() -> Idr { + Idr(0) + } + } + #[doc = "Port output data register (GPIOn_ODR)"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Odr(pub u32); + impl Odr { + #[doc = "Port output data"] + pub fn odr(&self, n: usize) -> super::vals::Odr { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + super::vals::Odr(val as u8) + } + #[doc = "Port output data"] + pub fn set_odr(&mut self, n: usize, val: super::vals::Odr) { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); + } + } + impl Default for Odr { + fn default() -> Odr { + Odr(0) + } + } + #[doc = "Port bit reset register (GPIOn_BRR)"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Brr(pub u32); + impl Brr { + #[doc = "Reset bit"] + pub fn br(&self, n: usize) -> bool { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Reset bit"] + pub fn set_br(&mut self, n: usize, val: bool) { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + } + impl Default for Brr { + fn default() -> Brr { + Brr(0) + } + } + #[doc = "Port bit set/reset register (GPIOn_BSRR)"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Bsrr(pub u32); + impl Bsrr { + #[doc = "Set bit"] + pub fn bs(&self, n: usize) -> bool { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Set bit"] + pub fn set_bs(&mut self, n: usize, val: bool) { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + #[doc = "Reset bit"] + pub fn br(&self, n: usize) -> bool { + assert!(n < 16usize); + let offs = 16usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Reset bit"] + pub fn set_br(&mut self, n: usize, val: bool) { + assert!(n < 16usize); + let offs = 16usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + } + impl Default for Bsrr { + fn default() -> Bsrr { + Bsrr(0) + } + } + #[doc = "Port configuration register (GPIOn_CRx)"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Cr(pub u32); + impl Cr { + #[doc = "Port n mode bits"] + pub fn mode(&self, n: usize) -> super::vals::Mode { + assert!(n < 8usize); + let offs = 0usize + n * 4usize; + let val = (self.0 >> offs) & 0x03; + super::vals::Mode(val as u8) + } + #[doc = "Port n mode bits"] + pub fn set_mode(&mut self, n: usize, val: super::vals::Mode) { + assert!(n < 8usize); + let offs = 0usize + n * 4usize; + self.0 = (self.0 & !(0x03 << offs)) | (((val.0 as u32) & 0x03) << offs); + } + #[doc = "Port n configuration bits"] + pub fn cnf(&self, n: usize) -> super::vals::Cnf { + assert!(n < 8usize); + let offs = 2usize + n * 4usize; + let val = (self.0 >> offs) & 0x03; + super::vals::Cnf(val as u8) + } + #[doc = "Port n configuration bits"] + pub fn set_cnf(&mut self, n: usize, val: super::vals::Cnf) { + assert!(n < 8usize); + let offs = 2usize + n * 4usize; + self.0 = (self.0 & !(0x03 << offs)) | (((val.0 as u32) & 0x03) << offs); + } + } + impl Default for Cr { + fn default() -> Cr { + Cr(0) + } + } + #[doc = "Port configuration lock register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Lckr(pub u32); + impl Lckr { + #[doc = "Port A Lock bit"] + pub fn lck(&self, n: usize) -> super::vals::Lck { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + super::vals::Lck(val as u8) + } + #[doc = "Port A Lock bit"] + pub fn set_lck(&mut self, n: usize, val: super::vals::Lck) { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); + } + #[doc = "Lock key"] + pub const fn lckk(&self) -> super::vals::Lckk { + let val = (self.0 >> 16usize) & 0x01; + super::vals::Lckk(val as u8) + } + #[doc = "Lock key"] + pub fn set_lckk(&mut self, val: super::vals::Lckk) { + self.0 = (self.0 & !(0x01 << 16usize)) | (((val.0 as u32) & 0x01) << 16usize); + } + } + impl Default for Lckr { + fn default() -> Lckr { + Lckr(0) + } + } + } + pub mod vals { + use crate::generic::*; + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Lck(pub u8); + impl Lck { + #[doc = "Port configuration not locked"] + pub const UNLOCKED: Self = Self(0); + #[doc = "Port configuration locked"] + pub const LOCKED: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Idr(pub u8); + impl Idr { + #[doc = "Input is logic low"] + pub const LOW: Self = Self(0); + #[doc = "Input is logic high"] + pub const HIGH: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Mode(pub u8); + impl Mode { + #[doc = "Input mode (reset state)"] + pub const INPUT: Self = Self(0); + #[doc = "Output mode 10 MHz"] + pub const OUTPUT: Self = Self(0x01); + #[doc = "Output mode 2 MHz"] + pub const OUTPUT2: Self = Self(0x02); + #[doc = "Output mode 50 MHz"] + pub const OUTPUT50: Self = Self(0x03); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Lckk(pub u8); + impl Lckk { + #[doc = "Port configuration lock key not active"] + pub const NOTACTIVE: Self = Self(0); + #[doc = "Port configuration lock key active"] + pub const ACTIVE: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Bsw(pub u8); + impl Bsw { + #[doc = "No action on the corresponding ODx bit"] + pub const NOACTION: Self = Self(0); + #[doc = "Sets the corresponding ODRx bit"] + pub const SET: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Odr(pub u8); + impl Odr { + #[doc = "Set output to logic low"] + pub const LOW: Self = Self(0); + #[doc = "Set output to logic high"] + pub const HIGH: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Brw(pub u8); + impl Brw { + #[doc = "No action on the corresponding ODx bit"] + pub const NOACTION: Self = Self(0); + #[doc = "Reset the ODx bit"] + pub const RESET: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Cnf(pub u8); + impl Cnf { + #[doc = "Analog mode / Push-Pull mode"] + pub const PUSHPULL: Self = Self(0); + #[doc = "Floating input (reset state) / Open Drain-Mode"] + pub const OPENDRAIN: Self = Self(0x01); + #[doc = "Input with pull-up/pull-down / Alternate Function Push-Pull Mode"] + pub const ALTPUSHPULL: Self = Self(0x02); + #[doc = "Alternate Function Open-Drain Mode"] + pub const ALTOPENDRAIN: Self = Self(0x03); + } + } +} +pub mod usart_v1 { + use crate::generic::*; + #[doc = "Universal synchronous asynchronous receiver transmitter"] + #[derive(Copy, Clone)] + pub struct Usart(pub *mut u8); + unsafe impl Send for Usart {} + unsafe impl Sync for Usart {} + impl Usart { + #[doc = "Status register"] + pub fn sr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(0usize)) } + } + #[doc = "Data register"] + pub fn dr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(4usize)) } + } + #[doc = "Baud rate register"] + pub fn brr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(8usize)) } + } + #[doc = "Control register 1"] + pub fn cr1(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(12usize)) } + } + #[doc = "Control register 2"] + pub fn cr2(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(16usize)) } + } + #[doc = "Control register 3"] + pub fn cr3(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(20usize)) } + } + #[doc = "Guard time and prescaler register"] + pub fn gtpr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(24usize)) } + } + } + #[doc = "Universal asynchronous receiver transmitter"] + #[derive(Copy, Clone)] + pub struct Uart(pub *mut u8); + unsafe impl Send for Uart {} + unsafe impl Sync for Uart {} + impl Uart { + #[doc = "Status register"] + pub fn sr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(0usize)) } + } + #[doc = "Data register"] + pub fn dr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(4usize)) } + } + #[doc = "Baud rate register"] + pub fn brr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(8usize)) } + } + #[doc = "Control register 1"] + pub fn cr1(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(12usize)) } + } + #[doc = "Control register 2"] + pub fn cr2(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(16usize)) } + } + #[doc = "Control register 3"] + pub fn cr3(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(20usize)) } + } + } + pub mod regs { + use crate::generic::*; + #[doc = "Status register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct SrUsart(pub u32); + impl SrUsart { + #[doc = "Parity error"] + pub const fn pe(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Parity error"] + pub fn set_pe(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "Framing error"] + pub const fn fe(&self) -> bool { + let val = (self.0 >> 1usize) & 0x01; + val != 0 + } + #[doc = "Framing error"] + pub fn set_fe(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); + } + #[doc = "Noise error flag"] + pub const fn ne(&self) -> bool { + let val = (self.0 >> 2usize) & 0x01; + val != 0 + } + #[doc = "Noise error flag"] + pub fn set_ne(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); + } + #[doc = "Overrun error"] + pub const fn ore(&self) -> bool { + let val = (self.0 >> 3usize) & 0x01; + val != 0 + } + #[doc = "Overrun error"] + pub fn set_ore(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 3usize)) | (((val as u32) & 0x01) << 3usize); + } + #[doc = "IDLE line detected"] + pub const fn idle(&self) -> bool { + let val = (self.0 >> 4usize) & 0x01; + val != 0 + } + #[doc = "IDLE line detected"] + pub fn set_idle(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 4usize)) | (((val as u32) & 0x01) << 4usize); + } + #[doc = "Read data register not empty"] + pub const fn rxne(&self) -> bool { + let val = (self.0 >> 5usize) & 0x01; + val != 0 + } + #[doc = "Read data register not empty"] + pub fn set_rxne(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); + } + #[doc = "Transmission complete"] + pub const fn tc(&self) -> bool { + let val = (self.0 >> 6usize) & 0x01; + val != 0 + } + #[doc = "Transmission complete"] + pub fn set_tc(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); + } + #[doc = "Transmit data register empty"] + pub const fn txe(&self) -> bool { + let val = (self.0 >> 7usize) & 0x01; + val != 0 + } + #[doc = "Transmit data register empty"] + pub fn set_txe(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); + } + #[doc = "LIN break detection flag"] + pub const fn lbd(&self) -> bool { + let val = (self.0 >> 8usize) & 0x01; + val != 0 + } + #[doc = "LIN break detection flag"] + pub fn set_lbd(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); + } + #[doc = "CTS flag"] + pub const fn cts(&self) -> bool { + let val = (self.0 >> 9usize) & 0x01; + val != 0 + } + #[doc = "CTS flag"] + pub fn set_cts(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 9usize)) | (((val as u32) & 0x01) << 9usize); + } + } + impl Default for SrUsart { + fn default() -> SrUsart { + SrUsart(0) + } + } + #[doc = "Data register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Dr(pub u32); + impl Dr { + #[doc = "Data value"] + pub const fn dr(&self) -> u16 { + let val = (self.0 >> 0usize) & 0x01ff; + val as u16 + } + #[doc = "Data value"] + pub fn set_dr(&mut self, val: u16) { + self.0 = (self.0 & !(0x01ff << 0usize)) | (((val as u32) & 0x01ff) << 0usize); + } + } + impl Default for Dr { + fn default() -> Dr { + Dr(0) + } + } + #[doc = "Control register 3"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Cr3(pub u32); + impl Cr3 { + #[doc = "Error interrupt enable"] + pub const fn eie(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Error interrupt enable"] + pub fn set_eie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "IrDA mode enable"] + pub const fn iren(&self) -> bool { + let val = (self.0 >> 1usize) & 0x01; + val != 0 + } + #[doc = "IrDA mode enable"] + pub fn set_iren(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); + } + #[doc = "IrDA low-power"] + pub const fn irlp(&self) -> super::vals::Irlp { + let val = (self.0 >> 2usize) & 0x01; + super::vals::Irlp(val as u8) + } + #[doc = "IrDA low-power"] + pub fn set_irlp(&mut self, val: super::vals::Irlp) { + self.0 = (self.0 & !(0x01 << 2usize)) | (((val.0 as u32) & 0x01) << 2usize); + } + #[doc = "Half-duplex selection"] + pub const fn hdsel(&self) -> super::vals::Hdsel { + let val = (self.0 >> 3usize) & 0x01; + super::vals::Hdsel(val as u8) + } + #[doc = "Half-duplex selection"] + pub fn set_hdsel(&mut self, val: super::vals::Hdsel) { + self.0 = (self.0 & !(0x01 << 3usize)) | (((val.0 as u32) & 0x01) << 3usize); + } + #[doc = "DMA enable receiver"] + pub const fn dmar(&self) -> bool { + let val = (self.0 >> 6usize) & 0x01; + val != 0 + } + #[doc = "DMA enable receiver"] + pub fn set_dmar(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); + } + #[doc = "DMA enable transmitter"] + pub const fn dmat(&self) -> bool { + let val = (self.0 >> 7usize) & 0x01; + val != 0 + } + #[doc = "DMA enable transmitter"] + pub fn set_dmat(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); + } + } + impl Default for Cr3 { + fn default() -> Cr3 { + Cr3(0) + } + } + #[doc = "Guard time and prescaler register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Gtpr(pub u32); + impl Gtpr { + #[doc = "Prescaler value"] + pub const fn psc(&self) -> u8 { + let val = (self.0 >> 0usize) & 0xff; + val as u8 + } + #[doc = "Prescaler value"] + pub fn set_psc(&mut self, val: u8) { + self.0 = (self.0 & !(0xff << 0usize)) | (((val as u32) & 0xff) << 0usize); + } + #[doc = "Guard time value"] + pub const fn gt(&self) -> u8 { + let val = (self.0 >> 8usize) & 0xff; + val as u8 + } + #[doc = "Guard time value"] + pub fn set_gt(&mut self, val: u8) { + self.0 = (self.0 & !(0xff << 8usize)) | (((val as u32) & 0xff) << 8usize); + } + } + impl Default for Gtpr { + fn default() -> Gtpr { + Gtpr(0) + } + } + #[doc = "Control register 2"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Cr2Usart(pub u32); + impl Cr2Usart { + #[doc = "Address of the USART node"] + pub const fn add(&self) -> u8 { + let val = (self.0 >> 0usize) & 0x0f; + val as u8 + } + #[doc = "Address of the USART node"] + pub fn set_add(&mut self, val: u8) { + self.0 = (self.0 & !(0x0f << 0usize)) | (((val as u32) & 0x0f) << 0usize); + } + #[doc = "lin break detection length"] + pub const fn lbdl(&self) -> super::vals::Lbdl { + let val = (self.0 >> 5usize) & 0x01; + super::vals::Lbdl(val as u8) + } + #[doc = "lin break detection length"] + pub fn set_lbdl(&mut self, val: super::vals::Lbdl) { + self.0 = (self.0 & !(0x01 << 5usize)) | (((val.0 as u32) & 0x01) << 5usize); + } + #[doc = "LIN break detection interrupt enable"] + pub const fn lbdie(&self) -> bool { + let val = (self.0 >> 6usize) & 0x01; + val != 0 + } + #[doc = "LIN break detection interrupt enable"] + pub fn set_lbdie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); + } + #[doc = "Last bit clock pulse"] + pub const fn lbcl(&self) -> bool { + let val = (self.0 >> 8usize) & 0x01; + val != 0 + } + #[doc = "Last bit clock pulse"] + pub fn set_lbcl(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); + } + #[doc = "Clock phase"] + pub const fn cpha(&self) -> super::vals::Cpha { + let val = (self.0 >> 9usize) & 0x01; + super::vals::Cpha(val as u8) + } + #[doc = "Clock phase"] + pub fn set_cpha(&mut self, val: super::vals::Cpha) { + self.0 = (self.0 & !(0x01 << 9usize)) | (((val.0 as u32) & 0x01) << 9usize); + } + #[doc = "Clock polarity"] + pub const fn cpol(&self) -> super::vals::Cpol { + let val = (self.0 >> 10usize) & 0x01; + super::vals::Cpol(val as u8) + } + #[doc = "Clock polarity"] + pub fn set_cpol(&mut self, val: super::vals::Cpol) { + self.0 = (self.0 & !(0x01 << 10usize)) | (((val.0 as u32) & 0x01) << 10usize); + } + #[doc = "Clock enable"] + pub const fn clken(&self) -> bool { + let val = (self.0 >> 11usize) & 0x01; + val != 0 + } + #[doc = "Clock enable"] + pub fn set_clken(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 11usize)) | (((val as u32) & 0x01) << 11usize); + } + #[doc = "STOP bits"] + pub const fn stop(&self) -> super::vals::Stop { + let val = (self.0 >> 12usize) & 0x03; + super::vals::Stop(val as u8) + } + #[doc = "STOP bits"] + pub fn set_stop(&mut self, val: super::vals::Stop) { + self.0 = (self.0 & !(0x03 << 12usize)) | (((val.0 as u32) & 0x03) << 12usize); + } + #[doc = "LIN mode enable"] + pub const fn linen(&self) -> bool { + let val = (self.0 >> 14usize) & 0x01; + val != 0 + } + #[doc = "LIN mode enable"] + pub fn set_linen(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 14usize)) | (((val as u32) & 0x01) << 14usize); + } + } + impl Default for Cr2Usart { + fn default() -> Cr2Usart { + Cr2Usart(0) + } + } + #[doc = "Control register 2"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Cr2(pub u32); + impl Cr2 { + #[doc = "Address of the USART node"] + pub const fn add(&self) -> u8 { + let val = (self.0 >> 0usize) & 0x0f; + val as u8 + } + #[doc = "Address of the USART node"] + pub fn set_add(&mut self, val: u8) { + self.0 = (self.0 & !(0x0f << 0usize)) | (((val as u32) & 0x0f) << 0usize); + } + #[doc = "lin break detection length"] + pub const fn lbdl(&self) -> super::vals::Lbdl { + let val = (self.0 >> 5usize) & 0x01; + super::vals::Lbdl(val as u8) + } + #[doc = "lin break detection length"] + pub fn set_lbdl(&mut self, val: super::vals::Lbdl) { + self.0 = (self.0 & !(0x01 << 5usize)) | (((val.0 as u32) & 0x01) << 5usize); + } + #[doc = "LIN break detection interrupt enable"] + pub const fn lbdie(&self) -> bool { + let val = (self.0 >> 6usize) & 0x01; + val != 0 + } + #[doc = "LIN break detection interrupt enable"] + pub fn set_lbdie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); + } + #[doc = "STOP bits"] + pub const fn stop(&self) -> super::vals::Stop { + let val = (self.0 >> 12usize) & 0x03; + super::vals::Stop(val as u8) + } + #[doc = "STOP bits"] + pub fn set_stop(&mut self, val: super::vals::Stop) { + self.0 = (self.0 & !(0x03 << 12usize)) | (((val.0 as u32) & 0x03) << 12usize); + } + #[doc = "LIN mode enable"] + pub const fn linen(&self) -> bool { + let val = (self.0 >> 14usize) & 0x01; + val != 0 + } + #[doc = "LIN mode enable"] + pub fn set_linen(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 14usize)) | (((val as u32) & 0x01) << 14usize); + } + } + impl Default for Cr2 { + fn default() -> Cr2 { + Cr2(0) + } + } + #[doc = "Status register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Sr(pub u32); + impl Sr { + #[doc = "Parity error"] + pub const fn pe(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Parity error"] + pub fn set_pe(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "Framing error"] + pub const fn fe(&self) -> bool { + let val = (self.0 >> 1usize) & 0x01; + val != 0 + } + #[doc = "Framing error"] + pub fn set_fe(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); + } + #[doc = "Noise error flag"] + pub const fn ne(&self) -> bool { + let val = (self.0 >> 2usize) & 0x01; + val != 0 + } + #[doc = "Noise error flag"] + pub fn set_ne(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); + } + #[doc = "Overrun error"] + pub const fn ore(&self) -> bool { + let val = (self.0 >> 3usize) & 0x01; + val != 0 + } + #[doc = "Overrun error"] + pub fn set_ore(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 3usize)) | (((val as u32) & 0x01) << 3usize); + } + #[doc = "IDLE line detected"] + pub const fn idle(&self) -> bool { + let val = (self.0 >> 4usize) & 0x01; + val != 0 + } + #[doc = "IDLE line detected"] + pub fn set_idle(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 4usize)) | (((val as u32) & 0x01) << 4usize); + } + #[doc = "Read data register not empty"] + pub const fn rxne(&self) -> bool { + let val = (self.0 >> 5usize) & 0x01; + val != 0 + } + #[doc = "Read data register not empty"] + pub fn set_rxne(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); + } + #[doc = "Transmission complete"] + pub const fn tc(&self) -> bool { + let val = (self.0 >> 6usize) & 0x01; + val != 0 + } + #[doc = "Transmission complete"] + pub fn set_tc(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); + } + #[doc = "Transmit data register empty"] + pub const fn txe(&self) -> bool { + let val = (self.0 >> 7usize) & 0x01; + val != 0 + } + #[doc = "Transmit data register empty"] + pub fn set_txe(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); + } + #[doc = "LIN break detection flag"] + pub const fn lbd(&self) -> bool { + let val = (self.0 >> 8usize) & 0x01; + val != 0 + } + #[doc = "LIN break detection flag"] + pub fn set_lbd(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); + } + } + impl Default for Sr { + fn default() -> Sr { + Sr(0) + } + } + #[doc = "Baud rate register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Brr(pub u32); + impl Brr { + #[doc = "fraction of USARTDIV"] + pub const fn div_fraction(&self) -> u8 { + let val = (self.0 >> 0usize) & 0x0f; + val as u8 + } + #[doc = "fraction of USARTDIV"] + pub fn set_div_fraction(&mut self, val: u8) { + self.0 = (self.0 & !(0x0f << 0usize)) | (((val as u32) & 0x0f) << 0usize); + } + #[doc = "mantissa of USARTDIV"] + pub const fn div_mantissa(&self) -> u16 { + let val = (self.0 >> 4usize) & 0x0fff; + val as u16 + } + #[doc = "mantissa of USARTDIV"] + pub fn set_div_mantissa(&mut self, val: u16) { + self.0 = (self.0 & !(0x0fff << 4usize)) | (((val as u32) & 0x0fff) << 4usize); + } + } + impl Default for Brr { + fn default() -> Brr { + Brr(0) + } + } + #[doc = "Control register 3"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Cr3Usart(pub u32); + impl Cr3Usart { + #[doc = "Error interrupt enable"] + pub const fn eie(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Error interrupt enable"] + pub fn set_eie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "IrDA mode enable"] + pub const fn iren(&self) -> bool { + let val = (self.0 >> 1usize) & 0x01; + val != 0 + } + #[doc = "IrDA mode enable"] + pub fn set_iren(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); + } + #[doc = "IrDA low-power"] + pub const fn irlp(&self) -> super::vals::Irlp { + let val = (self.0 >> 2usize) & 0x01; + super::vals::Irlp(val as u8) + } + #[doc = "IrDA low-power"] + pub fn set_irlp(&mut self, val: super::vals::Irlp) { + self.0 = (self.0 & !(0x01 << 2usize)) | (((val.0 as u32) & 0x01) << 2usize); + } + #[doc = "Half-duplex selection"] + pub const fn hdsel(&self) -> super::vals::Hdsel { + let val = (self.0 >> 3usize) & 0x01; + super::vals::Hdsel(val as u8) + } + #[doc = "Half-duplex selection"] + pub fn set_hdsel(&mut self, val: super::vals::Hdsel) { + self.0 = (self.0 & !(0x01 << 3usize)) | (((val.0 as u32) & 0x01) << 3usize); + } + #[doc = "Smartcard NACK enable"] + pub const fn nack(&self) -> bool { + let val = (self.0 >> 4usize) & 0x01; + val != 0 + } + #[doc = "Smartcard NACK enable"] + pub fn set_nack(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 4usize)) | (((val as u32) & 0x01) << 4usize); + } + #[doc = "Smartcard mode enable"] + pub const fn scen(&self) -> bool { + let val = (self.0 >> 5usize) & 0x01; + val != 0 + } + #[doc = "Smartcard mode enable"] + pub fn set_scen(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); + } + #[doc = "DMA enable receiver"] + pub const fn dmar(&self) -> bool { + let val = (self.0 >> 6usize) & 0x01; + val != 0 + } + #[doc = "DMA enable receiver"] + pub fn set_dmar(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); + } + #[doc = "DMA enable transmitter"] + pub const fn dmat(&self) -> bool { + let val = (self.0 >> 7usize) & 0x01; + val != 0 + } + #[doc = "DMA enable transmitter"] + pub fn set_dmat(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); + } + #[doc = "RTS enable"] + pub const fn rtse(&self) -> bool { + let val = (self.0 >> 8usize) & 0x01; + val != 0 + } + #[doc = "RTS enable"] + pub fn set_rtse(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); + } + #[doc = "CTS enable"] + pub const fn ctse(&self) -> bool { + let val = (self.0 >> 9usize) & 0x01; + val != 0 + } + #[doc = "CTS enable"] + pub fn set_ctse(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 9usize)) | (((val as u32) & 0x01) << 9usize); + } + #[doc = "CTS interrupt enable"] + pub const fn ctsie(&self) -> bool { + let val = (self.0 >> 10usize) & 0x01; + val != 0 + } + #[doc = "CTS interrupt enable"] + pub fn set_ctsie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 10usize)) | (((val as u32) & 0x01) << 10usize); + } + } + impl Default for Cr3Usart { + fn default() -> Cr3Usart { + Cr3Usart(0) + } + } + #[doc = "Control register 1"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Cr1(pub u32); + impl Cr1 { + #[doc = "Send break"] + pub const fn sbk(&self) -> super::vals::Sbk { + let val = (self.0 >> 0usize) & 0x01; + super::vals::Sbk(val as u8) + } + #[doc = "Send break"] + pub fn set_sbk(&mut self, val: super::vals::Sbk) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val.0 as u32) & 0x01) << 0usize); + } + #[doc = "Receiver wakeup"] + pub const fn rwu(&self) -> super::vals::Rwu { + let val = (self.0 >> 1usize) & 0x01; + super::vals::Rwu(val as u8) + } + #[doc = "Receiver wakeup"] + pub fn set_rwu(&mut self, val: super::vals::Rwu) { + self.0 = (self.0 & !(0x01 << 1usize)) | (((val.0 as u32) & 0x01) << 1usize); + } + #[doc = "Receiver enable"] + pub const fn re(&self) -> bool { + let val = (self.0 >> 2usize) & 0x01; + val != 0 + } + #[doc = "Receiver enable"] + pub fn set_re(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); + } + #[doc = "Transmitter enable"] + pub const fn te(&self) -> bool { + let val = (self.0 >> 3usize) & 0x01; + val != 0 + } + #[doc = "Transmitter enable"] + pub fn set_te(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 3usize)) | (((val as u32) & 0x01) << 3usize); + } + #[doc = "IDLE interrupt enable"] + pub const fn idleie(&self) -> bool { + let val = (self.0 >> 4usize) & 0x01; + val != 0 + } + #[doc = "IDLE interrupt enable"] + pub fn set_idleie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 4usize)) | (((val as u32) & 0x01) << 4usize); + } + #[doc = "RXNE interrupt enable"] + pub const fn rxneie(&self) -> bool { + let val = (self.0 >> 5usize) & 0x01; + val != 0 + } + #[doc = "RXNE interrupt enable"] + pub fn set_rxneie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); + } + #[doc = "Transmission complete interrupt enable"] + pub const fn tcie(&self) -> bool { + let val = (self.0 >> 6usize) & 0x01; + val != 0 + } + #[doc = "Transmission complete interrupt enable"] + pub fn set_tcie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); + } + #[doc = "TXE interrupt enable"] + pub const fn txeie(&self) -> bool { + let val = (self.0 >> 7usize) & 0x01; + val != 0 + } + #[doc = "TXE interrupt enable"] + pub fn set_txeie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); + } + #[doc = "PE interrupt enable"] + pub const fn peie(&self) -> bool { + let val = (self.0 >> 8usize) & 0x01; + val != 0 + } + #[doc = "PE interrupt enable"] + pub fn set_peie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); + } + #[doc = "Parity selection"] + pub const fn ps(&self) -> super::vals::Ps { + let val = (self.0 >> 9usize) & 0x01; + super::vals::Ps(val as u8) + } + #[doc = "Parity selection"] + pub fn set_ps(&mut self, val: super::vals::Ps) { + self.0 = (self.0 & !(0x01 << 9usize)) | (((val.0 as u32) & 0x01) << 9usize); + } + #[doc = "Parity control enable"] + pub const fn pce(&self) -> bool { + let val = (self.0 >> 10usize) & 0x01; + val != 0 + } + #[doc = "Parity control enable"] + pub fn set_pce(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 10usize)) | (((val as u32) & 0x01) << 10usize); + } + #[doc = "Wakeup method"] + pub const fn wake(&self) -> super::vals::Wake { + let val = (self.0 >> 11usize) & 0x01; + super::vals::Wake(val as u8) + } + #[doc = "Wakeup method"] + pub fn set_wake(&mut self, val: super::vals::Wake) { + self.0 = (self.0 & !(0x01 << 11usize)) | (((val.0 as u32) & 0x01) << 11usize); + } + #[doc = "Word length"] + pub const fn m(&self) -> super::vals::M { + let val = (self.0 >> 12usize) & 0x01; + super::vals::M(val as u8) + } + #[doc = "Word length"] + pub fn set_m(&mut self, val: super::vals::M) { + self.0 = (self.0 & !(0x01 << 12usize)) | (((val.0 as u32) & 0x01) << 12usize); + } + #[doc = "USART enable"] + pub const fn ue(&self) -> bool { + let val = (self.0 >> 13usize) & 0x01; + val != 0 + } + #[doc = "USART enable"] + pub fn set_ue(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 13usize)) | (((val as u32) & 0x01) << 13usize); + } + } + impl Default for Cr1 { + fn default() -> Cr1 { + Cr1(0) + } + } + } + pub mod vals { + use crate::generic::*; + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Wake(pub u8); + impl Wake { + #[doc = "USART wakeup on idle line"] + pub const IDLELINE: Self = Self(0); + #[doc = "USART wakeup on address mark"] + pub const ADDRESSMARK: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Rwu(pub u8); + impl Rwu { + #[doc = "Receiver in active mode"] + pub const ACTIVE: Self = Self(0); + #[doc = "Receiver in mute mode"] + pub const MUTE: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct M(pub u8); + impl M { + #[doc = "8 data bits"] + pub const M8: Self = Self(0); + #[doc = "9 data bits"] + pub const M9: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Stop(pub u8); + impl Stop { + #[doc = "1 stop bit"] + pub const STOP1: Self = Self(0); + #[doc = "0.5 stop bits"] + pub const STOP0P5: Self = Self(0x01); + #[doc = "2 stop bits"] + pub const STOP2: Self = Self(0x02); + #[doc = "1.5 stop bits"] + pub const STOP1P5: Self = Self(0x03); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Cpha(pub u8); + impl Cpha { + #[doc = "The first clock transition is the first data capture edge"] + pub const FIRST: Self = Self(0); + #[doc = "The second clock transition is the first data capture edge"] + pub const SECOND: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Lbdl(pub u8); + impl Lbdl { + #[doc = "10-bit break detection"] + pub const LBDL10: Self = Self(0); + #[doc = "11-bit break detection"] + pub const LBDL11: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Sbk(pub u8); + impl Sbk { + #[doc = "No break character is transmitted"] + pub const NOBREAK: Self = Self(0); + #[doc = "Break character transmitted"] + pub const BREAK: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Cpol(pub u8); + impl Cpol { + #[doc = "Steady low value on CK pin outside transmission window"] + pub const LOW: Self = Self(0); + #[doc = "Steady high value on CK pin outside transmission window"] + pub const HIGH: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Hdsel(pub u8); + impl Hdsel { + #[doc = "Half duplex mode is not selected"] + pub const FULLDUPLEX: Self = Self(0); + #[doc = "Half duplex mode is selected"] + pub const HALFDUPLEX: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Irlp(pub u8); + impl Irlp { + #[doc = "Normal mode"] + pub const NORMAL: Self = Self(0); + #[doc = "Low-power mode"] + pub const LOWPOWER: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Ps(pub u8); + impl Ps { + #[doc = "Even parity"] + pub const EVEN: Self = Self(0); + #[doc = "Odd parity"] + pub const ODD: Self = Self(0x01); + } + } +} +pub mod spi_v1 { + use crate::generic::*; + #[doc = "Serial peripheral interface"] + #[derive(Copy, Clone)] + pub struct Spi(pub *mut u8); + unsafe impl Send for Spi {} + unsafe impl Sync for Spi {} + impl Spi { + #[doc = "control register 1"] + pub fn cr1(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(0usize)) } + } + #[doc = "control register 2"] + pub fn cr2(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(4usize)) } + } + #[doc = "status register"] + pub fn sr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(8usize)) } + } + #[doc = "data register"] + pub fn dr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(12usize)) } + } + #[doc = "CRC polynomial register"] + pub fn crcpr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(16usize)) } + } + #[doc = "RX CRC register"] + pub fn rxcrcr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(20usize)) } + } + #[doc = "TX CRC register"] + pub fn txcrcr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(24usize)) } + } + } + pub mod vals { + use crate::generic::*; + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Frer(pub u8); + impl Frer { + #[doc = "No frame format error"] + pub const NOERROR: Self = Self(0); + #[doc = "A frame format error occurred"] + pub const ERROR: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Iscfg(pub u8); + impl Iscfg { + #[doc = "Slave - transmit"] + pub const SLAVETX: Self = Self(0); + #[doc = "Slave - receive"] + pub const SLAVERX: Self = Self(0x01); + #[doc = "Master - transmit"] + pub const MASTERTX: Self = Self(0x02); + #[doc = "Master - receive"] + pub const MASTERRX: Self = Self(0x03); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Frf(pub u8); + impl Frf { + #[doc = "SPI Motorola mode"] + pub const MOTOROLA: Self = Self(0); + #[doc = "SPI TI mode"] + pub const TI: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Rxonly(pub u8); + impl Rxonly { + #[doc = "Full duplex (Transmit and receive)"] + pub const FULLDUPLEX: Self = Self(0); + #[doc = "Output disabled (Receive-only mode)"] + pub const OUTPUTDISABLED: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Cpol(pub u8); + impl Cpol { + #[doc = "CK to 0 when idle"] + pub const IDLELOW: Self = Self(0); + #[doc = "CK to 1 when idle"] + pub const IDLEHIGH: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Mstr(pub u8); + impl Mstr { + #[doc = "Slave configuration"] + pub const SLAVE: Self = Self(0); + #[doc = "Master configuration"] + pub const MASTER: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Lsbfirst(pub u8); + impl Lsbfirst { + #[doc = "Data is transmitted/received with the MSB first"] + pub const MSBFIRST: Self = Self(0); + #[doc = "Data is transmitted/received with the LSB first"] + pub const LSBFIRST: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Bidimode(pub u8); + impl Bidimode { + #[doc = "2-line unidirectional data mode selected"] + pub const UNIDIRECTIONAL: Self = Self(0); + #[doc = "1-line bidirectional data mode selected"] + pub const BIDIRECTIONAL: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Bidioe(pub u8); + impl Bidioe { + #[doc = "Output disabled (receive-only mode)"] + pub const OUTPUTDISABLED: Self = Self(0); + #[doc = "Output enabled (transmit-only mode)"] + pub const OUTPUTENABLED: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Crcnext(pub u8); + impl Crcnext { + #[doc = "Next transmit value is from Tx buffer"] + pub const TXBUFFER: Self = Self(0); + #[doc = "Next transmit value is from Tx CRC register"] + pub const CRC: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Cpha(pub u8); + impl Cpha { + #[doc = "The first clock transition is the first data capture edge"] + pub const FIRSTEDGE: Self = Self(0); + #[doc = "The second clock transition is the first data capture edge"] + pub const SECONDEDGE: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Br(pub u8); + impl Br { + #[doc = "f_PCLK / 2"] + pub const DIV2: Self = Self(0); + #[doc = "f_PCLK / 4"] + pub const DIV4: Self = Self(0x01); + #[doc = "f_PCLK / 8"] + pub const DIV8: Self = Self(0x02); + #[doc = "f_PCLK / 16"] + pub const DIV16: Self = Self(0x03); + #[doc = "f_PCLK / 32"] + pub const DIV32: Self = Self(0x04); + #[doc = "f_PCLK / 64"] + pub const DIV64: Self = Self(0x05); + #[doc = "f_PCLK / 128"] + pub const DIV128: Self = Self(0x06); + #[doc = "f_PCLK / 256"] + pub const DIV256: Self = Self(0x07); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Dff(pub u8); + impl Dff { + #[doc = "8-bit data frame format is selected for transmission/reception"] + pub const EIGHTBIT: Self = Self(0); + #[doc = "16-bit data frame format is selected for transmission/reception"] + pub const SIXTEENBIT: Self = Self(0x01); + } + } + pub mod regs { + use crate::generic::*; + #[doc = "status register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Sr(pub u32); + impl Sr { + #[doc = "Receive buffer not empty"] + pub const fn rxne(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Receive buffer not empty"] + pub fn set_rxne(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "Transmit buffer empty"] + pub const fn txe(&self) -> bool { + let val = (self.0 >> 1usize) & 0x01; + val != 0 + } + #[doc = "Transmit buffer empty"] + pub fn set_txe(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); + } + #[doc = "CRC error flag"] + pub const fn crcerr(&self) -> bool { + let val = (self.0 >> 4usize) & 0x01; + val != 0 + } + #[doc = "CRC error flag"] + pub fn set_crcerr(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 4usize)) | (((val as u32) & 0x01) << 4usize); + } + #[doc = "Mode fault"] + pub const fn modf(&self) -> bool { + let val = (self.0 >> 5usize) & 0x01; + val != 0 + } + #[doc = "Mode fault"] + pub fn set_modf(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); + } + #[doc = "Overrun flag"] + pub const fn ovr(&self) -> bool { + let val = (self.0 >> 6usize) & 0x01; + val != 0 + } + #[doc = "Overrun flag"] + pub fn set_ovr(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); + } + #[doc = "Busy flag"] + pub const fn bsy(&self) -> bool { + let val = (self.0 >> 7usize) & 0x01; + val != 0 + } + #[doc = "Busy flag"] + pub fn set_bsy(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); + } + #[doc = "TI frame format error"] + pub const fn fre(&self) -> bool { + let val = (self.0 >> 8usize) & 0x01; + val != 0 + } + #[doc = "TI frame format error"] + pub fn set_fre(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); + } + } + impl Default for Sr { + fn default() -> Sr { + Sr(0) + } + } + #[doc = "TX CRC register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Txcrcr(pub u32); + impl Txcrcr { + #[doc = "Tx CRC register"] + pub const fn tx_crc(&self) -> u16 { + let val = (self.0 >> 0usize) & 0xffff; + val as u16 + } + #[doc = "Tx CRC register"] + pub fn set_tx_crc(&mut self, val: u16) { + self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); + } + } + impl Default for Txcrcr { + fn default() -> Txcrcr { + Txcrcr(0) + } + } + #[doc = "RX CRC register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Rxcrcr(pub u32); + impl Rxcrcr { + #[doc = "Rx CRC register"] + pub const fn rx_crc(&self) -> u16 { + let val = (self.0 >> 0usize) & 0xffff; + val as u16 + } + #[doc = "Rx CRC register"] + pub fn set_rx_crc(&mut self, val: u16) { + self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); + } + } + impl Default for Rxcrcr { + fn default() -> Rxcrcr { + Rxcrcr(0) + } + } + #[doc = "control register 1"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Cr1(pub u32); + impl Cr1 { + #[doc = "Clock phase"] + pub const fn cpha(&self) -> super::vals::Cpha { + let val = (self.0 >> 0usize) & 0x01; + super::vals::Cpha(val as u8) + } + #[doc = "Clock phase"] + pub fn set_cpha(&mut self, val: super::vals::Cpha) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val.0 as u32) & 0x01) << 0usize); + } + #[doc = "Clock polarity"] + pub const fn cpol(&self) -> super::vals::Cpol { + let val = (self.0 >> 1usize) & 0x01; + super::vals::Cpol(val as u8) + } + #[doc = "Clock polarity"] + pub fn set_cpol(&mut self, val: super::vals::Cpol) { + self.0 = (self.0 & !(0x01 << 1usize)) | (((val.0 as u32) & 0x01) << 1usize); + } + #[doc = "Master selection"] + pub const fn mstr(&self) -> super::vals::Mstr { + let val = (self.0 >> 2usize) & 0x01; + super::vals::Mstr(val as u8) + } + #[doc = "Master selection"] + pub fn set_mstr(&mut self, val: super::vals::Mstr) { + self.0 = (self.0 & !(0x01 << 2usize)) | (((val.0 as u32) & 0x01) << 2usize); + } + #[doc = "Baud rate control"] + pub const fn br(&self) -> super::vals::Br { + let val = (self.0 >> 3usize) & 0x07; + super::vals::Br(val as u8) + } + #[doc = "Baud rate control"] + pub fn set_br(&mut self, val: super::vals::Br) { + self.0 = (self.0 & !(0x07 << 3usize)) | (((val.0 as u32) & 0x07) << 3usize); + } + #[doc = "SPI enable"] + pub const fn spe(&self) -> bool { + let val = (self.0 >> 6usize) & 0x01; + val != 0 + } + #[doc = "SPI enable"] + pub fn set_spe(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); + } + #[doc = "Frame format"] + pub const fn lsbfirst(&self) -> super::vals::Lsbfirst { + let val = (self.0 >> 7usize) & 0x01; + super::vals::Lsbfirst(val as u8) + } + #[doc = "Frame format"] + pub fn set_lsbfirst(&mut self, val: super::vals::Lsbfirst) { + self.0 = (self.0 & !(0x01 << 7usize)) | (((val.0 as u32) & 0x01) << 7usize); + } + #[doc = "Internal slave select"] + pub const fn ssi(&self) -> bool { + let val = (self.0 >> 8usize) & 0x01; + val != 0 + } + #[doc = "Internal slave select"] + pub fn set_ssi(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); + } + #[doc = "Software slave management"] + pub const fn ssm(&self) -> bool { + let val = (self.0 >> 9usize) & 0x01; + val != 0 + } + #[doc = "Software slave management"] + pub fn set_ssm(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 9usize)) | (((val as u32) & 0x01) << 9usize); + } + #[doc = "Receive only"] + pub const fn rxonly(&self) -> super::vals::Rxonly { + let val = (self.0 >> 10usize) & 0x01; + super::vals::Rxonly(val as u8) + } + #[doc = "Receive only"] + pub fn set_rxonly(&mut self, val: super::vals::Rxonly) { + self.0 = (self.0 & !(0x01 << 10usize)) | (((val.0 as u32) & 0x01) << 10usize); + } + #[doc = "Data frame format"] + pub const fn dff(&self) -> super::vals::Dff { + let val = (self.0 >> 11usize) & 0x01; + super::vals::Dff(val as u8) + } + #[doc = "Data frame format"] + pub fn set_dff(&mut self, val: super::vals::Dff) { + self.0 = (self.0 & !(0x01 << 11usize)) | (((val.0 as u32) & 0x01) << 11usize); + } + #[doc = "CRC transfer next"] + pub const fn crcnext(&self) -> super::vals::Crcnext { + let val = (self.0 >> 12usize) & 0x01; + super::vals::Crcnext(val as u8) + } + #[doc = "CRC transfer next"] + pub fn set_crcnext(&mut self, val: super::vals::Crcnext) { + self.0 = (self.0 & !(0x01 << 12usize)) | (((val.0 as u32) & 0x01) << 12usize); + } + #[doc = "Hardware CRC calculation enable"] + pub const fn crcen(&self) -> bool { + let val = (self.0 >> 13usize) & 0x01; + val != 0 + } + #[doc = "Hardware CRC calculation enable"] + pub fn set_crcen(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 13usize)) | (((val as u32) & 0x01) << 13usize); + } + #[doc = "Output enable in bidirectional mode"] + pub const fn bidioe(&self) -> super::vals::Bidioe { + let val = (self.0 >> 14usize) & 0x01; + super::vals::Bidioe(val as u8) + } + #[doc = "Output enable in bidirectional mode"] + pub fn set_bidioe(&mut self, val: super::vals::Bidioe) { + self.0 = (self.0 & !(0x01 << 14usize)) | (((val.0 as u32) & 0x01) << 14usize); + } + #[doc = "Bidirectional data mode enable"] + pub const fn bidimode(&self) -> super::vals::Bidimode { + let val = (self.0 >> 15usize) & 0x01; + super::vals::Bidimode(val as u8) + } + #[doc = "Bidirectional data mode enable"] + pub fn set_bidimode(&mut self, val: super::vals::Bidimode) { + self.0 = (self.0 & !(0x01 << 15usize)) | (((val.0 as u32) & 0x01) << 15usize); + } + } + impl Default for Cr1 { + fn default() -> Cr1 { + Cr1(0) + } + } + #[doc = "data register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Dr(pub u32); + impl Dr { + #[doc = "Data register"] + pub const fn dr(&self) -> u16 { + let val = (self.0 >> 0usize) & 0xffff; + val as u16 + } + #[doc = "Data register"] + pub fn set_dr(&mut self, val: u16) { + self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); + } + } + impl Default for Dr { + fn default() -> Dr { + Dr(0) + } + } + #[doc = "control register 2"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Cr2(pub u32); + impl Cr2 { + #[doc = "Rx buffer DMA enable"] + pub const fn rxdmaen(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Rx buffer DMA enable"] + pub fn set_rxdmaen(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "Tx buffer DMA enable"] + pub const fn txdmaen(&self) -> bool { + let val = (self.0 >> 1usize) & 0x01; + val != 0 + } + #[doc = "Tx buffer DMA enable"] + pub fn set_txdmaen(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); + } + #[doc = "SS output enable"] + pub const fn ssoe(&self) -> bool { + let val = (self.0 >> 2usize) & 0x01; + val != 0 + } + #[doc = "SS output enable"] + pub fn set_ssoe(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); + } + #[doc = "Frame format"] + pub const fn frf(&self) -> super::vals::Frf { + let val = (self.0 >> 4usize) & 0x01; + super::vals::Frf(val as u8) + } + #[doc = "Frame format"] + pub fn set_frf(&mut self, val: super::vals::Frf) { + self.0 = (self.0 & !(0x01 << 4usize)) | (((val.0 as u32) & 0x01) << 4usize); + } + #[doc = "Error interrupt enable"] + pub const fn errie(&self) -> bool { + let val = (self.0 >> 5usize) & 0x01; + val != 0 + } + #[doc = "Error interrupt enable"] + pub fn set_errie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); + } + #[doc = "RX buffer not empty interrupt enable"] + pub const fn rxneie(&self) -> bool { + let val = (self.0 >> 6usize) & 0x01; + val != 0 + } + #[doc = "RX buffer not empty interrupt enable"] + pub fn set_rxneie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); + } + #[doc = "Tx buffer empty interrupt enable"] + pub const fn txeie(&self) -> bool { + let val = (self.0 >> 7usize) & 0x01; + val != 0 + } + #[doc = "Tx buffer empty interrupt enable"] + pub fn set_txeie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); + } + } + impl Default for Cr2 { + fn default() -> Cr2 { + Cr2(0) + } + } + #[doc = "CRC polynomial register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Crcpr(pub u32); + impl Crcpr { + #[doc = "CRC polynomial register"] + pub const fn crcpoly(&self) -> u16 { + let val = (self.0 >> 0usize) & 0xffff; + val as u16 + } + #[doc = "CRC polynomial register"] + pub fn set_crcpoly(&mut self, val: u16) { + self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); + } + } + impl Default for Crcpr { + fn default() -> Crcpr { + Crcpr(0) + } + } } } pub mod sdmmc_v2 { @@ -7693,6 +5637,232 @@ pub mod sdmmc_v2 { } pub mod regs { use crate::generic::*; + #[doc = "The SDMMC_DCTRL register control the data path state machine (DPSM)."] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Dctrl(pub u32); + impl Dctrl { + #[doc = "Data transfer enable bit This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0). This bit is cleared by Hardware when data transfer completes. This bit shall only be used to transfer data when no associated data transfer command is used, i.e. shall not be used with SD or eMMC cards."] + pub const fn dten(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Data transfer enable bit This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0). This bit is cleared by Hardware when data transfer completes. This bit shall only be used to transfer data when no associated data transfer command is used, i.e. shall not be used with SD or eMMC cards."] + pub fn set_dten(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "Data transfer direction selection This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] + pub const fn dtdir(&self) -> bool { + let val = (self.0 >> 1usize) & 0x01; + val != 0 + } + #[doc = "Data transfer direction selection This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] + pub fn set_dtdir(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); + } + #[doc = "Data transfer mode selection. This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] + pub const fn dtmode(&self) -> u8 { + let val = (self.0 >> 2usize) & 0x03; + val as u8 + } + #[doc = "Data transfer mode selection. This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] + pub fn set_dtmode(&mut self, val: u8) { + self.0 = (self.0 & !(0x03 << 2usize)) | (((val as u32) & 0x03) << 2usize); + } + #[doc = "Data block size This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0). Define the data block length when the block data transfer mode is selected: When DATALENGTH is not a multiple of DBLOCKSIZE, the transfered data is truncated at a multiple of DBLOCKSIZE. (Any remain data will not be transfered.) When DDR = 1, DBLOCKSIZE = 0000 shall not be used. (No data will be transfered)"] + pub const fn dblocksize(&self) -> u8 { + let val = (self.0 >> 4usize) & 0x0f; + val as u8 + } + #[doc = "Data block size This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0). Define the data block length when the block data transfer mode is selected: When DATALENGTH is not a multiple of DBLOCKSIZE, the transfered data is truncated at a multiple of DBLOCKSIZE. (Any remain data will not be transfered.) When DDR = 1, DBLOCKSIZE = 0000 shall not be used. (No data will be transfered)"] + pub fn set_dblocksize(&mut self, val: u8) { + self.0 = (self.0 & !(0x0f << 4usize)) | (((val as u32) & 0x0f) << 4usize); + } + #[doc = "Read wait start. If this bit is set, read wait operation starts."] + pub const fn rwstart(&self) -> bool { + let val = (self.0 >> 8usize) & 0x01; + val != 0 + } + #[doc = "Read wait start. If this bit is set, read wait operation starts."] + pub fn set_rwstart(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); + } + #[doc = "Read wait stop This bit is written by firmware and auto cleared by hardware when the DPSM moves from the READ_WAIT state to the WAIT_R or IDLE state."] + pub const fn rwstop(&self) -> bool { + let val = (self.0 >> 9usize) & 0x01; + val != 0 + } + #[doc = "Read wait stop This bit is written by firmware and auto cleared by hardware when the DPSM moves from the READ_WAIT state to the WAIT_R or IDLE state."] + pub fn set_rwstop(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 9usize)) | (((val as u32) & 0x01) << 9usize); + } + #[doc = "Read wait mode. This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] + pub const fn rwmod(&self) -> bool { + let val = (self.0 >> 10usize) & 0x01; + val != 0 + } + #[doc = "Read wait mode. This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] + pub fn set_rwmod(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 10usize)) | (((val as u32) & 0x01) << 10usize); + } + #[doc = "SD I/O interrupt enable functions This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0). If this bit is set, the DPSM enables the SD I/O card specific interrupt operation."] + pub const fn sdioen(&self) -> bool { + let val = (self.0 >> 11usize) & 0x01; + val != 0 + } + #[doc = "SD I/O interrupt enable functions This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0). If this bit is set, the DPSM enables the SD I/O card specific interrupt operation."] + pub fn set_sdioen(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 11usize)) | (((val as u32) & 0x01) << 11usize); + } + #[doc = "Enable the reception of the boot acknowledgment. This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] + pub const fn bootacken(&self) -> bool { + let val = (self.0 >> 12usize) & 0x01; + val != 0 + } + #[doc = "Enable the reception of the boot acknowledgment. This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] + pub fn set_bootacken(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 12usize)) | (((val as u32) & 0x01) << 12usize); + } + #[doc = "FIFO reset, will flush any remaining data. This bit can only be written by firmware when IDMAEN= 0 and DPSM is active (DPSMACT = 1). This bit will only take effect when a transfer error or transfer hold occurs."] + pub const fn fiforst(&self) -> bool { + let val = (self.0 >> 13usize) & 0x01; + val != 0 + } + #[doc = "FIFO reset, will flush any remaining data. This bit can only be written by firmware when IDMAEN= 0 and DPSM is active (DPSMACT = 1). This bit will only take effect when a transfer error or transfer hold occurs."] + pub fn set_fiforst(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 13usize)) | (((val as u32) & 0x01) << 13usize); + } + } + impl Default for Dctrl { + fn default() -> Dctrl { + Dctrl(0) + } + } + #[doc = "The SDMMC_CLKCR register controls the SDMMC_CK output clock, the SDMMC_RX_CLK receive clock, and the bus width."] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Clkcr(pub u32); + impl Clkcr { + #[doc = "Clock divide factor This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0). This field defines the divide factor between the input clock (SDMMCCLK) and the output clock (SDMMC_CK): SDMMC_CK frequency = SDMMCCLK / [2 * CLKDIV]. 0xx: etc.. xxx: etc.."] + pub const fn clkdiv(&self) -> u16 { + let val = (self.0 >> 0usize) & 0x03ff; + val as u16 + } + #[doc = "Clock divide factor This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0). This field defines the divide factor between the input clock (SDMMCCLK) and the output clock (SDMMC_CK): SDMMC_CK frequency = SDMMCCLK / [2 * CLKDIV]. 0xx: etc.. xxx: etc.."] + pub fn set_clkdiv(&mut self, val: u16) { + self.0 = (self.0 & !(0x03ff << 0usize)) | (((val as u32) & 0x03ff) << 0usize); + } + #[doc = "Power saving configuration bit This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0) For power saving, the SDMMC_CK clock output can be disabled when the bus is idle by setting PWRSAV:"] + pub const fn pwrsav(&self) -> bool { + let val = (self.0 >> 12usize) & 0x01; + val != 0 + } + #[doc = "Power saving configuration bit This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0) For power saving, the SDMMC_CK clock output can be disabled when the bus is idle by setting PWRSAV:"] + pub fn set_pwrsav(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 12usize)) | (((val as u32) & 0x01) << 12usize); + } + #[doc = "Wide bus mode enable bit This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0)"] + pub const fn widbus(&self) -> u8 { + let val = (self.0 >> 14usize) & 0x03; + val as u8 + } + #[doc = "Wide bus mode enable bit This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0)"] + pub fn set_widbus(&mut self, val: u8) { + self.0 = (self.0 & !(0x03 << 14usize)) | (((val as u32) & 0x03) << 14usize); + } + #[doc = "SDMMC_CK dephasing selection bit for data and Command. This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0). When clock division = 1 (CLKDIV = 0), this bit has no effect. Data and Command change on SDMMC_CK falling edge. When clock division >1 (CLKDIV > 0) & DDR = 0: - SDMMC_CK edge occurs on SDMMCCLK rising edge. When clock division >1 (CLKDIV > 0) & DDR = 1: - Data changed on the SDMMCCLK falling edge succeeding a SDMMC_CK edge. - SDMMC_CK edge occurs on SDMMCCLK rising edge. - Data changed on the SDMMC_CK falling edge succeeding a SDMMC_CK edge. - SDMMC_CK edge occurs on SDMMCCLK rising edge."] + pub const fn negedge(&self) -> bool { + let val = (self.0 >> 16usize) & 0x01; + val != 0 + } + #[doc = "SDMMC_CK dephasing selection bit for data and Command. This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0). When clock division = 1 (CLKDIV = 0), this bit has no effect. Data and Command change on SDMMC_CK falling edge. When clock division >1 (CLKDIV > 0) & DDR = 0: - SDMMC_CK edge occurs on SDMMCCLK rising edge. When clock division >1 (CLKDIV > 0) & DDR = 1: - Data changed on the SDMMCCLK falling edge succeeding a SDMMC_CK edge. - SDMMC_CK edge occurs on SDMMCCLK rising edge. - Data changed on the SDMMC_CK falling edge succeeding a SDMMC_CK edge. - SDMMC_CK edge occurs on SDMMCCLK rising edge."] + pub fn set_negedge(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 16usize)) | (((val as u32) & 0x01) << 16usize); + } + #[doc = "Hardware flow control enable This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0) When Hardware flow control is enabled, the meaning of the TXFIFOE and RXFIFOF flags change, please see SDMMC status register definition in Section56.8.11."] + pub const fn hwfc_en(&self) -> bool { + let val = (self.0 >> 17usize) & 0x01; + val != 0 + } + #[doc = "Hardware flow control enable This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0) When Hardware flow control is enabled, the meaning of the TXFIFOE and RXFIFOF flags change, please see SDMMC status register definition in Section56.8.11."] + pub fn set_hwfc_en(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 17usize)) | (((val as u32) & 0x01) << 17usize); + } + #[doc = "Data rate signaling selection This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0) DDR rate shall only be selected with 4-bit or 8-bit wide bus mode. (WIDBUS > 00). DDR = 1 has no effect when WIDBUS = 00 (1-bit wide bus). DDR rate shall only be selected with clock division >1. (CLKDIV > 0)"] + pub const fn ddr(&self) -> bool { + let val = (self.0 >> 18usize) & 0x01; + val != 0 + } + #[doc = "Data rate signaling selection This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0) DDR rate shall only be selected with 4-bit or 8-bit wide bus mode. (WIDBUS > 00). DDR = 1 has no effect when WIDBUS = 00 (1-bit wide bus). DDR rate shall only be selected with clock division >1. (CLKDIV > 0)"] + pub fn set_ddr(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 18usize)) | (((val as u32) & 0x01) << 18usize); + } + #[doc = "Bus speed mode selection between DS, HS, SDR12, SDR25 and SDR50, DDR50, SDR104. This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0)"] + pub const fn busspeed(&self) -> bool { + let val = (self.0 >> 19usize) & 0x01; + val != 0 + } + #[doc = "Bus speed mode selection between DS, HS, SDR12, SDR25 and SDR50, DDR50, SDR104. This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0)"] + pub fn set_busspeed(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 19usize)) | (((val as u32) & 0x01) << 19usize); + } + #[doc = "Receive clock selection. These bits can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0)"] + pub const fn selclkrx(&self) -> u8 { + let val = (self.0 >> 20usize) & 0x03; + val as u8 + } + #[doc = "Receive clock selection. These bits can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0)"] + pub fn set_selclkrx(&mut self, val: u8) { + self.0 = (self.0 & !(0x03 << 20usize)) | (((val as u32) & 0x03) << 20usize); + } + } + impl Default for Clkcr { + fn default() -> Clkcr { + Clkcr(0) + } + } + #[doc = "The SDMMC_RESP1/2/3/4R registers contain the status of a card, which is part of the received response."] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Resp4r(pub u32); + impl Resp4r { + #[doc = "see Table404."] + pub const fn cardstatus4(&self) -> u32 { + let val = (self.0 >> 0usize) & 0xffff_ffff; + val as u32 + } + #[doc = "see Table404."] + pub fn set_cardstatus4(&mut self, val: u32) { + self.0 = + (self.0 & !(0xffff_ffff << 0usize)) | (((val as u32) & 0xffff_ffff) << 0usize); + } + } + impl Default for Resp4r { + fn default() -> Resp4r { + Resp4r(0) + } + } + #[doc = "The SDMMC_DLENR register contains the number of data bytes to be transferred. The value is loaded into the data counter when data transfer starts."] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Dlenr(pub u32); + impl Dlenr { + #[doc = "Data length value This register can only be written by firmware when DPSM is inactive (DPSMACT = 0). Number of data bytes to be transferred. When DDR = 1 DATALENGTH is truncated to a multiple of 2. (The last odd byte is not transfered) When DATALENGTH = 0 no data will be transfered, when requested by a CPSMEN and CMDTRANS = 1 also no command will be transfered. DTEN and CPSMEN are cleared to 0."] + pub const fn datalength(&self) -> u32 { + let val = (self.0 >> 0usize) & 0x01ff_ffff; + val as u32 + } + #[doc = "Data length value This register can only be written by firmware when DPSM is inactive (DPSMACT = 0). Number of data bytes to be transferred. When DDR = 1 DATALENGTH is truncated to a multiple of 2. (The last odd byte is not transfered) When DATALENGTH = 0 no data will be transfered, when requested by a CPSMEN and CMDTRANS = 1 also no command will be transfered. DTEN and CPSMEN are cleared to 0."] + pub fn set_datalength(&mut self, val: u32) { + self.0 = + (self.0 & !(0x01ff_ffff << 0usize)) | (((val as u32) & 0x01ff_ffff) << 0usize); + } + } + impl Default for Dlenr { + fn default() -> Dlenr { + Dlenr(0) + } + } #[doc = "The SDMMC_STAR register is a read-only register. It contains two types of flag:Static flags (bits [29,21,11:0]): these bits remain asserted until they are cleared by writing to the SDMMC interrupt Clear register (see SDMMC_ICR)Dynamic flags (bits [20:12]): these bits change state depending on the state of the underlying logic (for example, FIFO full and empty flags are asserted and de-asserted as data while written to the FIFO)"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] @@ -7965,108 +6135,27 @@ pub mod sdmmc_v2 { Star(0) } } - #[doc = "The receive and transmit FIFOs can be only read or written as word (32-bit) wide registers. The FIFOs contain 16 entries on sequential addresses. This allows the CPU to use its load and store multiple operands to read from/write to the FIFO.When accessing SDMMC_FIFOR with half word or byte access an AHB bus fault is generated."] + #[doc = "The SDMMC_IDMABASE0R register contains the memory buffer base address in single buffer configuration and the buffer 0 base address in double buffer configuration."] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Fifor(pub u32); - impl Fifor { - #[doc = "Receive and transmit FIFO data This register can only be read or written by firmware when the DPSM is active (DPSMACT=1). The FIFO data occupies 16 entries of 32-bit words."] - pub const fn fifodata(&self) -> u32 { + pub struct Idmabase0r(pub u32); + impl Idmabase0r { + #[doc = "Buffer 0 memory base address bits [31:2], shall be word aligned (bit [1:0] +are always 0 and read only). This register can be written by firmware when DPSM is inactive (DPSMACT = 0), and can dynamically be written by firmware when DPSM active (DPSMACT = 1) and memory buffer 0 is inactive (IDMABACT = 1)."] + pub const fn idmabase0(&self) -> u32 { let val = (self.0 >> 0usize) & 0xffff_ffff; val as u32 } - #[doc = "Receive and transmit FIFO data This register can only be read or written by firmware when the DPSM is active (DPSMACT=1). The FIFO data occupies 16 entries of 32-bit words."] - pub fn set_fifodata(&mut self, val: u32) { + #[doc = "Buffer 0 memory base address bits [31:2], shall be word aligned (bit [1:0] +are always 0 and read only). This register can be written by firmware when DPSM is inactive (DPSMACT = 0), and can dynamically be written by firmware when DPSM active (DPSMACT = 1) and memory buffer 0 is inactive (IDMABACT = 1)."] + pub fn set_idmabase0(&mut self, val: u32) { self.0 = (self.0 & !(0xffff_ffff << 0usize)) | (((val as u32) & 0xffff_ffff) << 0usize); } } - impl Default for Fifor { - fn default() -> Fifor { - Fifor(0) - } - } - #[doc = "The SDMMC_CLKCR register controls the SDMMC_CK output clock, the SDMMC_RX_CLK receive clock, and the bus width."] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Clkcr(pub u32); - impl Clkcr { - #[doc = "Clock divide factor This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0). This field defines the divide factor between the input clock (SDMMCCLK) and the output clock (SDMMC_CK): SDMMC_CK frequency = SDMMCCLK / [2 * CLKDIV]. 0xx: etc.. xxx: etc.."] - pub const fn clkdiv(&self) -> u16 { - let val = (self.0 >> 0usize) & 0x03ff; - val as u16 - } - #[doc = "Clock divide factor This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0). This field defines the divide factor between the input clock (SDMMCCLK) and the output clock (SDMMC_CK): SDMMC_CK frequency = SDMMCCLK / [2 * CLKDIV]. 0xx: etc.. xxx: etc.."] - pub fn set_clkdiv(&mut self, val: u16) { - self.0 = (self.0 & !(0x03ff << 0usize)) | (((val as u32) & 0x03ff) << 0usize); - } - #[doc = "Power saving configuration bit This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0) For power saving, the SDMMC_CK clock output can be disabled when the bus is idle by setting PWRSAV:"] - pub const fn pwrsav(&self) -> bool { - let val = (self.0 >> 12usize) & 0x01; - val != 0 - } - #[doc = "Power saving configuration bit This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0) For power saving, the SDMMC_CK clock output can be disabled when the bus is idle by setting PWRSAV:"] - pub fn set_pwrsav(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 12usize)) | (((val as u32) & 0x01) << 12usize); - } - #[doc = "Wide bus mode enable bit This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0)"] - pub const fn widbus(&self) -> u8 { - let val = (self.0 >> 14usize) & 0x03; - val as u8 - } - #[doc = "Wide bus mode enable bit This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0)"] - pub fn set_widbus(&mut self, val: u8) { - self.0 = (self.0 & !(0x03 << 14usize)) | (((val as u32) & 0x03) << 14usize); - } - #[doc = "SDMMC_CK dephasing selection bit for data and Command. This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0). When clock division = 1 (CLKDIV = 0), this bit has no effect. Data and Command change on SDMMC_CK falling edge. When clock division >1 (CLKDIV > 0) & DDR = 0: - SDMMC_CK edge occurs on SDMMCCLK rising edge. When clock division >1 (CLKDIV > 0) & DDR = 1: - Data changed on the SDMMCCLK falling edge succeeding a SDMMC_CK edge. - SDMMC_CK edge occurs on SDMMCCLK rising edge. - Data changed on the SDMMC_CK falling edge succeeding a SDMMC_CK edge. - SDMMC_CK edge occurs on SDMMCCLK rising edge."] - pub const fn negedge(&self) -> bool { - let val = (self.0 >> 16usize) & 0x01; - val != 0 - } - #[doc = "SDMMC_CK dephasing selection bit for data and Command. This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0). When clock division = 1 (CLKDIV = 0), this bit has no effect. Data and Command change on SDMMC_CK falling edge. When clock division >1 (CLKDIV > 0) & DDR = 0: - SDMMC_CK edge occurs on SDMMCCLK rising edge. When clock division >1 (CLKDIV > 0) & DDR = 1: - Data changed on the SDMMCCLK falling edge succeeding a SDMMC_CK edge. - SDMMC_CK edge occurs on SDMMCCLK rising edge. - Data changed on the SDMMC_CK falling edge succeeding a SDMMC_CK edge. - SDMMC_CK edge occurs on SDMMCCLK rising edge."] - pub fn set_negedge(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 16usize)) | (((val as u32) & 0x01) << 16usize); - } - #[doc = "Hardware flow control enable This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0) When Hardware flow control is enabled, the meaning of the TXFIFOE and RXFIFOF flags change, please see SDMMC status register definition in Section56.8.11."] - pub const fn hwfc_en(&self) -> bool { - let val = (self.0 >> 17usize) & 0x01; - val != 0 - } - #[doc = "Hardware flow control enable This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0) When Hardware flow control is enabled, the meaning of the TXFIFOE and RXFIFOF flags change, please see SDMMC status register definition in Section56.8.11."] - pub fn set_hwfc_en(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 17usize)) | (((val as u32) & 0x01) << 17usize); - } - #[doc = "Data rate signaling selection This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0) DDR rate shall only be selected with 4-bit or 8-bit wide bus mode. (WIDBUS > 00). DDR = 1 has no effect when WIDBUS = 00 (1-bit wide bus). DDR rate shall only be selected with clock division >1. (CLKDIV > 0)"] - pub const fn ddr(&self) -> bool { - let val = (self.0 >> 18usize) & 0x01; - val != 0 - } - #[doc = "Data rate signaling selection This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0) DDR rate shall only be selected with 4-bit or 8-bit wide bus mode. (WIDBUS > 00). DDR = 1 has no effect when WIDBUS = 00 (1-bit wide bus). DDR rate shall only be selected with clock division >1. (CLKDIV > 0)"] - pub fn set_ddr(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 18usize)) | (((val as u32) & 0x01) << 18usize); - } - #[doc = "Bus speed mode selection between DS, HS, SDR12, SDR25 and SDR50, DDR50, SDR104. This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0)"] - pub const fn busspeed(&self) -> bool { - let val = (self.0 >> 19usize) & 0x01; - val != 0 - } - #[doc = "Bus speed mode selection between DS, HS, SDR12, SDR25 and SDR50, DDR50, SDR104. This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0)"] - pub fn set_busspeed(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 19usize)) | (((val as u32) & 0x01) << 19usize); - } - #[doc = "Receive clock selection. These bits can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0)"] - pub const fn selclkrx(&self) -> u8 { - let val = (self.0 >> 20usize) & 0x03; - val as u8 - } - #[doc = "Receive clock selection. These bits can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0)"] - pub fn set_selclkrx(&mut self, val: u8) { - self.0 = (self.0 & !(0x03 << 20usize)) | (((val as u32) & 0x03) << 20usize); - } - } - impl Default for Clkcr { - fn default() -> Clkcr { - Clkcr(0) + impl Default for Idmabase0r { + fn default() -> Idmabase0r { + Idmabase0r(0) } } #[doc = "The SDMMC_RESP1/2/3/4R registers contain the status of a card, which is part of the received response."] @@ -8090,110 +6179,45 @@ pub mod sdmmc_v2 { Resp1r(0) } } - #[doc = "SDMMC IP identification register"] + #[doc = "SDMMC command response register"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Id(pub u32); - impl Id { - #[doc = "SDMMC IP identification."] - pub const fn ip_id(&self) -> u32 { + pub struct Respcmdr(pub u32); + impl Respcmdr { + #[doc = "Response command index"] + pub const fn respcmd(&self) -> u8 { + let val = (self.0 >> 0usize) & 0x3f; + val as u8 + } + #[doc = "Response command index"] + pub fn set_respcmd(&mut self, val: u8) { + self.0 = (self.0 & !(0x3f << 0usize)) | (((val as u32) & 0x3f) << 0usize); + } + } + impl Default for Respcmdr { + fn default() -> Respcmdr { + Respcmdr(0) + } + } + #[doc = "The SDMMC_DTIMER register contains the data timeout period, in card bus clock periods. A counter loads the value from the SDMMC_DTIMER register, and starts decrementing when the data path state machine (DPSM) enters the Wait_R or Busy state. If the timer reaches 0 while the DPSM is in either of these states, the timeout status flag is set."] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Dtimer(pub u32); + impl Dtimer { + #[doc = "Data and R1b busy timeout period This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0). Data and R1b busy timeout period expressed in card bus clock periods."] + pub const fn datatime(&self) -> u32 { let val = (self.0 >> 0usize) & 0xffff_ffff; val as u32 } - #[doc = "SDMMC IP identification."] - pub fn set_ip_id(&mut self, val: u32) { + #[doc = "Data and R1b busy timeout period This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0). Data and R1b busy timeout period expressed in card bus clock periods."] + pub fn set_datatime(&mut self, val: u32) { self.0 = (self.0 & !(0xffff_ffff << 0usize)) | (((val as u32) & 0xffff_ffff) << 0usize); } } - impl Default for Id { - fn default() -> Id { - Id(0) - } - } - #[doc = "SDMMC power control register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Power(pub u32); - impl Power { - #[doc = "SDMMC state control bits. These bits can only be written when the SDMMC is not in the power-on state (PWRCTRL?11). These bits are used to define the functional state of the SDMMC signals: Any further write will be ignored, PWRCTRL value will keep 11."] - pub const fn pwrctrl(&self) -> u8 { - let val = (self.0 >> 0usize) & 0x03; - val as u8 - } - #[doc = "SDMMC state control bits. These bits can only be written when the SDMMC is not in the power-on state (PWRCTRL?11). These bits are used to define the functional state of the SDMMC signals: Any further write will be ignored, PWRCTRL value will keep 11."] - pub fn set_pwrctrl(&mut self, val: u8) { - self.0 = (self.0 & !(0x03 << 0usize)) | (((val as u32) & 0x03) << 0usize); - } - #[doc = "Voltage switch sequence start. This bit is used to start the timing critical section of the voltage switch sequence:"] - pub const fn vswitch(&self) -> bool { - let val = (self.0 >> 2usize) & 0x01; - val != 0 - } - #[doc = "Voltage switch sequence start. This bit is used to start the timing critical section of the voltage switch sequence:"] - pub fn set_vswitch(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); - } - #[doc = "Voltage switch procedure enable. This bit can only be written by firmware when CPSM is disabled (CPSMEN = 0). This bit is used to stop the SDMMC_CK after the voltage switch command response:"] - pub const fn vswitchen(&self) -> bool { - let val = (self.0 >> 3usize) & 0x01; - val != 0 - } - #[doc = "Voltage switch procedure enable. This bit can only be written by firmware when CPSM is disabled (CPSMEN = 0). This bit is used to stop the SDMMC_CK after the voltage switch command response:"] - pub fn set_vswitchen(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 3usize)) | (((val as u32) & 0x01) << 3usize); - } - #[doc = "Data and command direction signals polarity selection. This bit can only be written when the SDMMC is in the power-off state (PWRCTRL = 00)."] - pub const fn dirpol(&self) -> bool { - let val = (self.0 >> 4usize) & 0x01; - val != 0 - } - #[doc = "Data and command direction signals polarity selection. This bit can only be written when the SDMMC is in the power-off state (PWRCTRL = 00)."] - pub fn set_dirpol(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 4usize)) | (((val as u32) & 0x01) << 4usize); - } - } - impl Default for Power { - fn default() -> Power { - Power(0) - } - } - #[doc = "The receive and transmit FIFOs can be read or written as 32-bit wide registers. The FIFOs contain 32 entries on 32 sequential addresses. This allows the CPU to use its load and store multiple operands to read from/write to the FIFO."] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Idmactrlr(pub u32); - impl Idmactrlr { - #[doc = "IDMA enable This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] - pub const fn idmaen(&self) -> bool { - let val = (self.0 >> 0usize) & 0x01; - val != 0 - } - #[doc = "IDMA enable This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] - pub fn set_idmaen(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); - } - #[doc = "Buffer mode selection. This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] - pub const fn idmabmode(&self) -> bool { - let val = (self.0 >> 1usize) & 0x01; - val != 0 - } - #[doc = "Buffer mode selection. This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] - pub fn set_idmabmode(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); - } - #[doc = "Double buffer mode active buffer indication This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0). When IDMA is enabled this bit is toggled by hardware."] - pub const fn idmabact(&self) -> bool { - let val = (self.0 >> 2usize) & 0x01; - val != 0 - } - #[doc = "Double buffer mode active buffer indication This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0). When IDMA is enabled this bit is toggled by hardware."] - pub fn set_idmabact(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); - } - } - impl Default for Idmactrlr { - fn default() -> Idmactrlr { - Idmactrlr(0) + impl Default for Dtimer { + fn default() -> Dtimer { + Dtimer(0) } } #[doc = "The SDMMC_ICR register is a write-only register. Writing a bit with 1 clears the corresponding bit in the SDMMC_STAR status register."] @@ -8387,25 +6411,25 @@ pub mod sdmmc_v2 { Icr(0) } } - #[doc = "The SDMMC_DLENR register contains the number of data bytes to be transferred. The value is loaded into the data counter when data transfer starts."] + #[doc = "The SDMMC_DCNTR register loads the value from the data length register (see SDMMC_DLENR) when the DPSM moves from the Idle state to the Wait_R or Wait_S state. As data is transferred, the counter decrements the value until it reaches 0. The DPSM then moves to the Idle state and when there has been no error, the data status end flag (DATAEND) is set."] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Dlenr(pub u32); - impl Dlenr { - #[doc = "Data length value This register can only be written by firmware when DPSM is inactive (DPSMACT = 0). Number of data bytes to be transferred. When DDR = 1 DATALENGTH is truncated to a multiple of 2. (The last odd byte is not transfered) When DATALENGTH = 0 no data will be transfered, when requested by a CPSMEN and CMDTRANS = 1 also no command will be transfered. DTEN and CPSMEN are cleared to 0."] - pub const fn datalength(&self) -> u32 { + pub struct Dcntr(pub u32); + impl Dcntr { + #[doc = "Data count value When read, the number of remaining data bytes to be transferred is returned. Write has no effect."] + pub const fn datacount(&self) -> u32 { let val = (self.0 >> 0usize) & 0x01ff_ffff; val as u32 } - #[doc = "Data length value This register can only be written by firmware when DPSM is inactive (DPSMACT = 0). Number of data bytes to be transferred. When DDR = 1 DATALENGTH is truncated to a multiple of 2. (The last odd byte is not transfered) When DATALENGTH = 0 no data will be transfered, when requested by a CPSMEN and CMDTRANS = 1 also no command will be transfered. DTEN and CPSMEN are cleared to 0."] - pub fn set_datalength(&mut self, val: u32) { + #[doc = "Data count value When read, the number of remaining data bytes to be transferred is returned. Write has no effect."] + pub fn set_datacount(&mut self, val: u32) { self.0 = (self.0 & !(0x01ff_ffff << 0usize)) | (((val as u32) & 0x01ff_ffff) << 0usize); } } - impl Default for Dlenr { - fn default() -> Dlenr { - Dlenr(0) + impl Default for Dcntr { + fn default() -> Dcntr { + Dcntr(0) } } #[doc = "The SDMMC_IDMABSIZER register contains the buffers size when in double buffer configuration."] @@ -8428,24 +6452,25 @@ pub mod sdmmc_v2 { Idmabsizer(0) } } - #[doc = "SDMMC command response register"] + #[doc = "SDMMC IP identification register"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Respcmdr(pub u32); - impl Respcmdr { - #[doc = "Response command index"] - pub const fn respcmd(&self) -> u8 { - let val = (self.0 >> 0usize) & 0x3f; - val as u8 + pub struct Id(pub u32); + impl Id { + #[doc = "SDMMC IP identification."] + pub const fn ip_id(&self) -> u32 { + let val = (self.0 >> 0usize) & 0xffff_ffff; + val as u32 } - #[doc = "Response command index"] - pub fn set_respcmd(&mut self, val: u8) { - self.0 = (self.0 & !(0x3f << 0usize)) | (((val as u32) & 0x3f) << 0usize); + #[doc = "SDMMC IP identification."] + pub fn set_ip_id(&mut self, val: u32) { + self.0 = + (self.0 & !(0xffff_ffff << 0usize)) | (((val as u32) & 0xffff_ffff) << 0usize); } } - impl Default for Respcmdr { - fn default() -> Respcmdr { - Respcmdr(0) + impl Default for Id { + fn default() -> Id { + Id(0) } } #[doc = "The SDMMC_IDMABASE1R register contains the double buffer configuration second buffer memory base address."] @@ -8471,71 +6496,6 @@ are always 0 and read only). This register can be written by firmware when DPSM Idmabase1r(0) } } - #[doc = "The SDMMC_RESP1/2/3/4R registers contain the status of a card, which is part of the received response."] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Resp2r(pub u32); - impl Resp2r { - #[doc = "see Table404."] - pub const fn cardstatus2(&self) -> u32 { - let val = (self.0 >> 0usize) & 0xffff_ffff; - val as u32 - } - #[doc = "see Table404."] - pub fn set_cardstatus2(&mut self, val: u32) { - self.0 = - (self.0 & !(0xffff_ffff << 0usize)) | (((val as u32) & 0xffff_ffff) << 0usize); - } - } - impl Default for Resp2r { - fn default() -> Resp2r { - Resp2r(0) - } - } - #[doc = "The SDMMC_ARGR register contains a 32-bit command argument, which is sent to a card as part of a command message."] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Argr(pub u32); - impl Argr { - #[doc = "Command argument. These bits can only be written by firmware when CPSM is disabled (CPSMEN = 0). Command argument sent to a card as part of a command message. If a command contains an argument, it must be loaded into this register before writing a command to the command register."] - pub const fn cmdarg(&self) -> u32 { - let val = (self.0 >> 0usize) & 0xffff_ffff; - val as u32 - } - #[doc = "Command argument. These bits can only be written by firmware when CPSM is disabled (CPSMEN = 0). Command argument sent to a card as part of a command message. If a command contains an argument, it must be loaded into this register before writing a command to the command register."] - pub fn set_cmdarg(&mut self, val: u32) { - self.0 = - (self.0 & !(0xffff_ffff << 0usize)) | (((val as u32) & 0xffff_ffff) << 0usize); - } - } - impl Default for Argr { - fn default() -> Argr { - Argr(0) - } - } - #[doc = "The SDMMC_IDMABASE0R register contains the memory buffer base address in single buffer configuration and the buffer 0 base address in double buffer configuration."] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Idmabase0r(pub u32); - impl Idmabase0r { - #[doc = "Buffer 0 memory base address bits [31:2], shall be word aligned (bit [1:0] -are always 0 and read only). This register can be written by firmware when DPSM is inactive (DPSMACT = 0), and can dynamically be written by firmware when DPSM active (DPSMACT = 1) and memory buffer 0 is inactive (IDMABACT = 1)."] - pub const fn idmabase0(&self) -> u32 { - let val = (self.0 >> 0usize) & 0xffff_ffff; - val as u32 - } - #[doc = "Buffer 0 memory base address bits [31:2], shall be word aligned (bit [1:0] -are always 0 and read only). This register can be written by firmware when DPSM is inactive (DPSMACT = 0), and can dynamically be written by firmware when DPSM active (DPSMACT = 1) and memory buffer 0 is inactive (IDMABACT = 1)."] - pub fn set_idmabase0(&mut self, val: u32) { - self.0 = - (self.0 & !(0xffff_ffff << 0usize)) | (((val as u32) & 0xffff_ffff) << 0usize); - } - } - impl Default for Idmabase0r { - fn default() -> Idmabase0r { - Idmabase0r(0) - } - } #[doc = "The interrupt mask register determines which status flags generate an interrupt request by setting the corresponding bit to 1."] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] @@ -8754,25 +6714,96 @@ are always 0 and read only). This register can be written by firmware when DPSM Maskr(0) } } - #[doc = "The SDMMC_RESP1/2/3/4R registers contain the status of a card, which is part of the received response."] + #[doc = "SDMMC IP version register"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Resp3r(pub u32); - impl Resp3r { - #[doc = "see Table404."] - pub const fn cardstatus3(&self) -> u32 { + pub struct Ver(pub u32); + impl Ver { + #[doc = "IP minor revision number."] + pub const fn minrev(&self) -> u8 { + let val = (self.0 >> 0usize) & 0x0f; + val as u8 + } + #[doc = "IP minor revision number."] + pub fn set_minrev(&mut self, val: u8) { + self.0 = (self.0 & !(0x0f << 0usize)) | (((val as u32) & 0x0f) << 0usize); + } + #[doc = "IP major revision number."] + pub const fn majrev(&self) -> u8 { + let val = (self.0 >> 4usize) & 0x0f; + val as u8 + } + #[doc = "IP major revision number."] + pub fn set_majrev(&mut self, val: u8) { + self.0 = (self.0 & !(0x0f << 4usize)) | (((val as u32) & 0x0f) << 4usize); + } + } + impl Default for Ver { + fn default() -> Ver { + Ver(0) + } + } + #[doc = "The SDMMC_ARGR register contains a 32-bit command argument, which is sent to a card as part of a command message."] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Argr(pub u32); + impl Argr { + #[doc = "Command argument. These bits can only be written by firmware when CPSM is disabled (CPSMEN = 0). Command argument sent to a card as part of a command message. If a command contains an argument, it must be loaded into this register before writing a command to the command register."] + pub const fn cmdarg(&self) -> u32 { let val = (self.0 >> 0usize) & 0xffff_ffff; val as u32 } - #[doc = "see Table404."] - pub fn set_cardstatus3(&mut self, val: u32) { + #[doc = "Command argument. These bits can only be written by firmware when CPSM is disabled (CPSMEN = 0). Command argument sent to a card as part of a command message. If a command contains an argument, it must be loaded into this register before writing a command to the command register."] + pub fn set_cmdarg(&mut self, val: u32) { self.0 = (self.0 & !(0xffff_ffff << 0usize)) | (((val as u32) & 0xffff_ffff) << 0usize); } } - impl Default for Resp3r { - fn default() -> Resp3r { - Resp3r(0) + impl Default for Argr { + fn default() -> Argr { + Argr(0) + } + } + #[doc = "The SDMMC_ACKTIMER register contains the acknowledgment timeout period, in SDMMC_CK bus clock periods. A counter loads the value from the SDMMC_ACKTIMER register, and starts decrementing when the data path state machine (DPSM) enters the Wait_Ack state. If the timer reaches 0 while the DPSM is in this states, the acknowledgment timeout status flag is set."] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Acktimer(pub u32); + impl Acktimer { + #[doc = "Boot acknowledgment timeout period This bit can only be written by firmware when CPSM is disabled (CPSMEN = 0). Boot acknowledgment timeout period expressed in card bus clock periods."] + pub const fn acktime(&self) -> u32 { + let val = (self.0 >> 0usize) & 0x01ff_ffff; + val as u32 + } + #[doc = "Boot acknowledgment timeout period This bit can only be written by firmware when CPSM is disabled (CPSMEN = 0). Boot acknowledgment timeout period expressed in card bus clock periods."] + pub fn set_acktime(&mut self, val: u32) { + self.0 = + (self.0 & !(0x01ff_ffff << 0usize)) | (((val as u32) & 0x01ff_ffff) << 0usize); + } + } + impl Default for Acktimer { + fn default() -> Acktimer { + Acktimer(0) + } + } + #[doc = "The receive and transmit FIFOs can be only read or written as word (32-bit) wide registers. The FIFOs contain 16 entries on sequential addresses. This allows the CPU to use its load and store multiple operands to read from/write to the FIFO.When accessing SDMMC_FIFOR with half word or byte access an AHB bus fault is generated."] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Fifor(pub u32); + impl Fifor { + #[doc = "Receive and transmit FIFO data This register can only be read or written by firmware when the DPSM is active (DPSMACT=1). The FIFO data occupies 16 entries of 32-bit words."] + pub const fn fifodata(&self) -> u32 { + let val = (self.0 >> 0usize) & 0xffff_ffff; + val as u32 + } + #[doc = "Receive and transmit FIFO data This register can only be read or written by firmware when the DPSM is active (DPSMACT=1). The FIFO data occupies 16 entries of 32-bit words."] + pub fn set_fifodata(&mut self, val: u32) { + self.0 = + (self.0 & !(0xffff_ffff << 0usize)) | (((val as u32) & 0xffff_ffff) << 0usize); + } + } + impl Default for Fifor { + fn default() -> Fifor { + Fifor(0) } } #[doc = "The SDMMC_CMDR register contains the command index and command type bits. The command index is sent to a card as part of a command message. The command type bits control the command path state machine (CPSM)."] @@ -8885,218 +6916,2111 @@ are always 0 and read only). This register can be written by firmware when DPSM Cmdr(0) } } - #[doc = "The SDMMC_RESP1/2/3/4R registers contain the status of a card, which is part of the received response."] + #[doc = "The receive and transmit FIFOs can be read or written as 32-bit wide registers. The FIFOs contain 32 entries on 32 sequential addresses. This allows the CPU to use its load and store multiple operands to read from/write to the FIFO."] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Resp4r(pub u32); - impl Resp4r { - #[doc = "see Table404."] - pub const fn cardstatus4(&self) -> u32 { - let val = (self.0 >> 0usize) & 0xffff_ffff; - val as u32 - } - #[doc = "see Table404."] - pub fn set_cardstatus4(&mut self, val: u32) { - self.0 = - (self.0 & !(0xffff_ffff << 0usize)) | (((val as u32) & 0xffff_ffff) << 0usize); - } - } - impl Default for Resp4r { - fn default() -> Resp4r { - Resp4r(0) - } - } - #[doc = "SDMMC IP version register"] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Ver(pub u32); - impl Ver { - #[doc = "IP minor revision number."] - pub const fn minrev(&self) -> u8 { - let val = (self.0 >> 0usize) & 0x0f; - val as u8 - } - #[doc = "IP minor revision number."] - pub fn set_minrev(&mut self, val: u8) { - self.0 = (self.0 & !(0x0f << 0usize)) | (((val as u32) & 0x0f) << 0usize); - } - #[doc = "IP major revision number."] - pub const fn majrev(&self) -> u8 { - let val = (self.0 >> 4usize) & 0x0f; - val as u8 - } - #[doc = "IP major revision number."] - pub fn set_majrev(&mut self, val: u8) { - self.0 = (self.0 & !(0x0f << 4usize)) | (((val as u32) & 0x0f) << 4usize); - } - } - impl Default for Ver { - fn default() -> Ver { - Ver(0) - } - } - #[doc = "The SDMMC_DCNTR register loads the value from the data length register (see SDMMC_DLENR) when the DPSM moves from the Idle state to the Wait_R or Wait_S state. As data is transferred, the counter decrements the value until it reaches 0. The DPSM then moves to the Idle state and when there has been no error, the data status end flag (DATAEND) is set."] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Dcntr(pub u32); - impl Dcntr { - #[doc = "Data count value When read, the number of remaining data bytes to be transferred is returned. Write has no effect."] - pub const fn datacount(&self) -> u32 { - let val = (self.0 >> 0usize) & 0x01ff_ffff; - val as u32 - } - #[doc = "Data count value When read, the number of remaining data bytes to be transferred is returned. Write has no effect."] - pub fn set_datacount(&mut self, val: u32) { - self.0 = - (self.0 & !(0x01ff_ffff << 0usize)) | (((val as u32) & 0x01ff_ffff) << 0usize); - } - } - impl Default for Dcntr { - fn default() -> Dcntr { - Dcntr(0) - } - } - #[doc = "The SDMMC_DTIMER register contains the data timeout period, in card bus clock periods. A counter loads the value from the SDMMC_DTIMER register, and starts decrementing when the data path state machine (DPSM) enters the Wait_R or Busy state. If the timer reaches 0 while the DPSM is in either of these states, the timeout status flag is set."] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Dtimer(pub u32); - impl Dtimer { - #[doc = "Data and R1b busy timeout period This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0). Data and R1b busy timeout period expressed in card bus clock periods."] - pub const fn datatime(&self) -> u32 { - let val = (self.0 >> 0usize) & 0xffff_ffff; - val as u32 - } - #[doc = "Data and R1b busy timeout period This bit can only be written when the CPSM and DPSM are not active (CPSMACT = 0 and DPSMACT = 0). Data and R1b busy timeout period expressed in card bus clock periods."] - pub fn set_datatime(&mut self, val: u32) { - self.0 = - (self.0 & !(0xffff_ffff << 0usize)) | (((val as u32) & 0xffff_ffff) << 0usize); - } - } - impl Default for Dtimer { - fn default() -> Dtimer { - Dtimer(0) - } - } - #[doc = "The SDMMC_DCTRL register control the data path state machine (DPSM)."] - #[repr(transparent)] - #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Dctrl(pub u32); - impl Dctrl { - #[doc = "Data transfer enable bit This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0). This bit is cleared by Hardware when data transfer completes. This bit shall only be used to transfer data when no associated data transfer command is used, i.e. shall not be used with SD or eMMC cards."] - pub const fn dten(&self) -> bool { + pub struct Idmactrlr(pub u32); + impl Idmactrlr { + #[doc = "IDMA enable This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] + pub const fn idmaen(&self) -> bool { let val = (self.0 >> 0usize) & 0x01; val != 0 } - #[doc = "Data transfer enable bit This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0). This bit is cleared by Hardware when data transfer completes. This bit shall only be used to transfer data when no associated data transfer command is used, i.e. shall not be used with SD or eMMC cards."] - pub fn set_dten(&mut self, val: bool) { + #[doc = "IDMA enable This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] + pub fn set_idmaen(&mut self, val: bool) { self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); } - #[doc = "Data transfer direction selection This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] - pub const fn dtdir(&self) -> bool { + #[doc = "Buffer mode selection. This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] + pub const fn idmabmode(&self) -> bool { let val = (self.0 >> 1usize) & 0x01; val != 0 } - #[doc = "Data transfer direction selection This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] - pub fn set_dtdir(&mut self, val: bool) { + #[doc = "Buffer mode selection. This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] + pub fn set_idmabmode(&mut self, val: bool) { self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); } - #[doc = "Data transfer mode selection. This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] - pub const fn dtmode(&self) -> u8 { - let val = (self.0 >> 2usize) & 0x03; - val as u8 - } - #[doc = "Data transfer mode selection. This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] - pub fn set_dtmode(&mut self, val: u8) { - self.0 = (self.0 & !(0x03 << 2usize)) | (((val as u32) & 0x03) << 2usize); - } - #[doc = "Data block size This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0). Define the data block length when the block data transfer mode is selected: When DATALENGTH is not a multiple of DBLOCKSIZE, the transfered data is truncated at a multiple of DBLOCKSIZE. (Any remain data will not be transfered.) When DDR = 1, DBLOCKSIZE = 0000 shall not be used. (No data will be transfered)"] - pub const fn dblocksize(&self) -> u8 { - let val = (self.0 >> 4usize) & 0x0f; - val as u8 - } - #[doc = "Data block size This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0). Define the data block length when the block data transfer mode is selected: When DATALENGTH is not a multiple of DBLOCKSIZE, the transfered data is truncated at a multiple of DBLOCKSIZE. (Any remain data will not be transfered.) When DDR = 1, DBLOCKSIZE = 0000 shall not be used. (No data will be transfered)"] - pub fn set_dblocksize(&mut self, val: u8) { - self.0 = (self.0 & !(0x0f << 4usize)) | (((val as u32) & 0x0f) << 4usize); - } - #[doc = "Read wait start. If this bit is set, read wait operation starts."] - pub const fn rwstart(&self) -> bool { - let val = (self.0 >> 8usize) & 0x01; + #[doc = "Double buffer mode active buffer indication This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0). When IDMA is enabled this bit is toggled by hardware."] + pub const fn idmabact(&self) -> bool { + let val = (self.0 >> 2usize) & 0x01; val != 0 } - #[doc = "Read wait start. If this bit is set, read wait operation starts."] - pub fn set_rwstart(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); - } - #[doc = "Read wait stop This bit is written by firmware and auto cleared by hardware when the DPSM moves from the READ_WAIT state to the WAIT_R or IDLE state."] - pub const fn rwstop(&self) -> bool { - let val = (self.0 >> 9usize) & 0x01; - val != 0 - } - #[doc = "Read wait stop This bit is written by firmware and auto cleared by hardware when the DPSM moves from the READ_WAIT state to the WAIT_R or IDLE state."] - pub fn set_rwstop(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 9usize)) | (((val as u32) & 0x01) << 9usize); - } - #[doc = "Read wait mode. This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] - pub const fn rwmod(&self) -> bool { - let val = (self.0 >> 10usize) & 0x01; - val != 0 - } - #[doc = "Read wait mode. This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] - pub fn set_rwmod(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 10usize)) | (((val as u32) & 0x01) << 10usize); - } - #[doc = "SD I/O interrupt enable functions This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0). If this bit is set, the DPSM enables the SD I/O card specific interrupt operation."] - pub const fn sdioen(&self) -> bool { - let val = (self.0 >> 11usize) & 0x01; - val != 0 - } - #[doc = "SD I/O interrupt enable functions This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0). If this bit is set, the DPSM enables the SD I/O card specific interrupt operation."] - pub fn set_sdioen(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 11usize)) | (((val as u32) & 0x01) << 11usize); - } - #[doc = "Enable the reception of the boot acknowledgment. This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] - pub const fn bootacken(&self) -> bool { - let val = (self.0 >> 12usize) & 0x01; - val != 0 - } - #[doc = "Enable the reception of the boot acknowledgment. This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0)."] - pub fn set_bootacken(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 12usize)) | (((val as u32) & 0x01) << 12usize); - } - #[doc = "FIFO reset, will flush any remaining data. This bit can only be written by firmware when IDMAEN= 0 and DPSM is active (DPSMACT = 1). This bit will only take effect when a transfer error or transfer hold occurs."] - pub const fn fiforst(&self) -> bool { - let val = (self.0 >> 13usize) & 0x01; - val != 0 - } - #[doc = "FIFO reset, will flush any remaining data. This bit can only be written by firmware when IDMAEN= 0 and DPSM is active (DPSMACT = 1). This bit will only take effect when a transfer error or transfer hold occurs."] - pub fn set_fiforst(&mut self, val: bool) { - self.0 = (self.0 & !(0x01 << 13usize)) | (((val as u32) & 0x01) << 13usize); + #[doc = "Double buffer mode active buffer indication This bit can only be written by firmware when DPSM is inactive (DPSMACT = 0). When IDMA is enabled this bit is toggled by hardware."] + pub fn set_idmabact(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); } } - impl Default for Dctrl { - fn default() -> Dctrl { - Dctrl(0) + impl Default for Idmactrlr { + fn default() -> Idmactrlr { + Idmactrlr(0) } } - #[doc = "The SDMMC_ACKTIMER register contains the acknowledgment timeout period, in SDMMC_CK bus clock periods. A counter loads the value from the SDMMC_ACKTIMER register, and starts decrementing when the data path state machine (DPSM) enters the Wait_Ack state. If the timer reaches 0 while the DPSM is in this states, the acknowledgment timeout status flag is set."] + #[doc = "SDMMC power control register"] #[repr(transparent)] #[derive(Copy, Clone, Eq, PartialEq)] - pub struct Acktimer(pub u32); - impl Acktimer { - #[doc = "Boot acknowledgment timeout period This bit can only be written by firmware when CPSM is disabled (CPSMEN = 0). Boot acknowledgment timeout period expressed in card bus clock periods."] - pub const fn acktime(&self) -> u32 { - let val = (self.0 >> 0usize) & 0x01ff_ffff; - val as u32 + pub struct Power(pub u32); + impl Power { + #[doc = "SDMMC state control bits. These bits can only be written when the SDMMC is not in the power-on state (PWRCTRL?11). These bits are used to define the functional state of the SDMMC signals: Any further write will be ignored, PWRCTRL value will keep 11."] + pub const fn pwrctrl(&self) -> u8 { + let val = (self.0 >> 0usize) & 0x03; + val as u8 } - #[doc = "Boot acknowledgment timeout period This bit can only be written by firmware when CPSM is disabled (CPSMEN = 0). Boot acknowledgment timeout period expressed in card bus clock periods."] - pub fn set_acktime(&mut self, val: u32) { - self.0 = - (self.0 & !(0x01ff_ffff << 0usize)) | (((val as u32) & 0x01ff_ffff) << 0usize); + #[doc = "SDMMC state control bits. These bits can only be written when the SDMMC is not in the power-on state (PWRCTRL?11). These bits are used to define the functional state of the SDMMC signals: Any further write will be ignored, PWRCTRL value will keep 11."] + pub fn set_pwrctrl(&mut self, val: u8) { + self.0 = (self.0 & !(0x03 << 0usize)) | (((val as u32) & 0x03) << 0usize); + } + #[doc = "Voltage switch sequence start. This bit is used to start the timing critical section of the voltage switch sequence:"] + pub const fn vswitch(&self) -> bool { + let val = (self.0 >> 2usize) & 0x01; + val != 0 + } + #[doc = "Voltage switch sequence start. This bit is used to start the timing critical section of the voltage switch sequence:"] + pub fn set_vswitch(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); + } + #[doc = "Voltage switch procedure enable. This bit can only be written by firmware when CPSM is disabled (CPSMEN = 0). This bit is used to stop the SDMMC_CK after the voltage switch command response:"] + pub const fn vswitchen(&self) -> bool { + let val = (self.0 >> 3usize) & 0x01; + val != 0 + } + #[doc = "Voltage switch procedure enable. This bit can only be written by firmware when CPSM is disabled (CPSMEN = 0). This bit is used to stop the SDMMC_CK after the voltage switch command response:"] + pub fn set_vswitchen(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 3usize)) | (((val as u32) & 0x01) << 3usize); + } + #[doc = "Data and command direction signals polarity selection. This bit can only be written when the SDMMC is in the power-off state (PWRCTRL = 00)."] + pub const fn dirpol(&self) -> bool { + let val = (self.0 >> 4usize) & 0x01; + val != 0 + } + #[doc = "Data and command direction signals polarity selection. This bit can only be written when the SDMMC is in the power-off state (PWRCTRL = 00)."] + pub fn set_dirpol(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 4usize)) | (((val as u32) & 0x01) << 4usize); } } - impl Default for Acktimer { - fn default() -> Acktimer { - Acktimer(0) + impl Default for Power { + fn default() -> Power { + Power(0) + } + } + #[doc = "The SDMMC_RESP1/2/3/4R registers contain the status of a card, which is part of the received response."] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Resp2r(pub u32); + impl Resp2r { + #[doc = "see Table404."] + pub const fn cardstatus2(&self) -> u32 { + let val = (self.0 >> 0usize) & 0xffff_ffff; + val as u32 + } + #[doc = "see Table404."] + pub fn set_cardstatus2(&mut self, val: u32) { + self.0 = + (self.0 & !(0xffff_ffff << 0usize)) | (((val as u32) & 0xffff_ffff) << 0usize); + } + } + impl Default for Resp2r { + fn default() -> Resp2r { + Resp2r(0) + } + } + #[doc = "The SDMMC_RESP1/2/3/4R registers contain the status of a card, which is part of the received response."] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Resp3r(pub u32); + impl Resp3r { + #[doc = "see Table404."] + pub const fn cardstatus3(&self) -> u32 { + let val = (self.0 >> 0usize) & 0xffff_ffff; + val as u32 + } + #[doc = "see Table404."] + pub fn set_cardstatus3(&mut self, val: u32) { + self.0 = + (self.0 & !(0xffff_ffff << 0usize)) | (((val as u32) & 0xffff_ffff) << 0usize); + } + } + impl Default for Resp3r { + fn default() -> Resp3r { + Resp3r(0) + } + } + } +} +pub mod dma_v1 { + use crate::generic::*; + #[doc = "Channel cluster: CCR?, CNDTR?, CPAR?, and CMAR? registers"] + #[derive(Copy, Clone)] + pub struct Ch(pub *mut u8); + unsafe impl Send for Ch {} + unsafe impl Sync for Ch {} + impl Ch { + #[doc = "DMA channel configuration register (DMA_CCR)"] + pub fn cr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(0usize)) } + } + #[doc = "DMA channel 1 number of data register"] + pub fn ndtr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(4usize)) } + } + #[doc = "DMA channel 1 peripheral address register"] + pub fn par(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(8usize)) } + } + #[doc = "DMA channel 1 memory address register"] + pub fn mar(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(12usize)) } + } + } + #[doc = "DMA controller"] + #[derive(Copy, Clone)] + pub struct Dma(pub *mut u8); + unsafe impl Send for Dma {} + unsafe impl Sync for Dma {} + impl Dma { + #[doc = "DMA interrupt status register (DMA_ISR)"] + pub fn isr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(0usize)) } + } + #[doc = "DMA interrupt flag clear register (DMA_IFCR)"] + pub fn ifcr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(4usize)) } + } + #[doc = "Channel cluster: CCR?, CNDTR?, CPAR?, and CMAR? registers"] + pub fn ch(self, n: usize) -> Ch { + assert!(n < 7usize); + unsafe { Ch(self.0.add(8usize + n * 20usize)) } + } + } + pub mod vals { + use crate::generic::*; + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Memmem(pub u8); + impl Memmem { + #[doc = "Memory to memory mode disabled"] + pub const DISABLED: Self = Self(0); + #[doc = "Memory to memory mode enabled"] + pub const ENABLED: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Pl(pub u8); + impl Pl { + #[doc = "Low priority"] + pub const LOW: Self = Self(0); + #[doc = "Medium priority"] + pub const MEDIUM: Self = Self(0x01); + #[doc = "High priority"] + pub const HIGH: Self = Self(0x02); + #[doc = "Very high priority"] + pub const VERYHIGH: Self = Self(0x03); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Circ(pub u8); + impl Circ { + #[doc = "Circular buffer disabled"] + pub const DISABLED: Self = Self(0); + #[doc = "Circular buffer enabled"] + pub const ENABLED: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Dir(pub u8); + impl Dir { + #[doc = "Read from peripheral"] + pub const FROMPERIPHERAL: Self = Self(0); + #[doc = "Read from memory"] + pub const FROMMEMORY: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Inc(pub u8); + impl Inc { + #[doc = "Increment mode disabled"] + pub const DISABLED: Self = Self(0); + #[doc = "Increment mode enabled"] + pub const ENABLED: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Size(pub u8); + impl Size { + #[doc = "8-bit size"] + pub const BITS8: Self = Self(0); + #[doc = "16-bit size"] + pub const BITS16: Self = Self(0x01); + #[doc = "32-bit size"] + pub const BITS32: Self = Self(0x02); + } + } + pub mod regs { + use crate::generic::*; + #[doc = "DMA channel configuration register (DMA_CCR)"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Cr(pub u32); + impl Cr { + #[doc = "Channel enable"] + pub const fn en(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Channel enable"] + pub fn set_en(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "Transfer complete interrupt enable"] + pub const fn tcie(&self) -> bool { + let val = (self.0 >> 1usize) & 0x01; + val != 0 + } + #[doc = "Transfer complete interrupt enable"] + pub fn set_tcie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); + } + #[doc = "Half Transfer interrupt enable"] + pub const fn htie(&self) -> bool { + let val = (self.0 >> 2usize) & 0x01; + val != 0 + } + #[doc = "Half Transfer interrupt enable"] + pub fn set_htie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); + } + #[doc = "Transfer error interrupt enable"] + pub const fn teie(&self) -> bool { + let val = (self.0 >> 3usize) & 0x01; + val != 0 + } + #[doc = "Transfer error interrupt enable"] + pub fn set_teie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 3usize)) | (((val as u32) & 0x01) << 3usize); + } + #[doc = "Data transfer direction"] + pub const fn dir(&self) -> super::vals::Dir { + let val = (self.0 >> 4usize) & 0x01; + super::vals::Dir(val as u8) + } + #[doc = "Data transfer direction"] + pub fn set_dir(&mut self, val: super::vals::Dir) { + self.0 = (self.0 & !(0x01 << 4usize)) | (((val.0 as u32) & 0x01) << 4usize); + } + #[doc = "Circular mode"] + pub const fn circ(&self) -> super::vals::Circ { + let val = (self.0 >> 5usize) & 0x01; + super::vals::Circ(val as u8) + } + #[doc = "Circular mode"] + pub fn set_circ(&mut self, val: super::vals::Circ) { + self.0 = (self.0 & !(0x01 << 5usize)) | (((val.0 as u32) & 0x01) << 5usize); + } + #[doc = "Peripheral increment mode"] + pub const fn pinc(&self) -> super::vals::Inc { + let val = (self.0 >> 6usize) & 0x01; + super::vals::Inc(val as u8) + } + #[doc = "Peripheral increment mode"] + pub fn set_pinc(&mut self, val: super::vals::Inc) { + self.0 = (self.0 & !(0x01 << 6usize)) | (((val.0 as u32) & 0x01) << 6usize); + } + #[doc = "Memory increment mode"] + pub const fn minc(&self) -> super::vals::Inc { + let val = (self.0 >> 7usize) & 0x01; + super::vals::Inc(val as u8) + } + #[doc = "Memory increment mode"] + pub fn set_minc(&mut self, val: super::vals::Inc) { + self.0 = (self.0 & !(0x01 << 7usize)) | (((val.0 as u32) & 0x01) << 7usize); + } + #[doc = "Peripheral size"] + pub const fn psize(&self) -> super::vals::Size { + let val = (self.0 >> 8usize) & 0x03; + super::vals::Size(val as u8) + } + #[doc = "Peripheral size"] + pub fn set_psize(&mut self, val: super::vals::Size) { + self.0 = (self.0 & !(0x03 << 8usize)) | (((val.0 as u32) & 0x03) << 8usize); + } + #[doc = "Memory size"] + pub const fn msize(&self) -> super::vals::Size { + let val = (self.0 >> 10usize) & 0x03; + super::vals::Size(val as u8) + } + #[doc = "Memory size"] + pub fn set_msize(&mut self, val: super::vals::Size) { + self.0 = (self.0 & !(0x03 << 10usize)) | (((val.0 as u32) & 0x03) << 10usize); + } + #[doc = "Channel Priority level"] + pub const fn pl(&self) -> super::vals::Pl { + let val = (self.0 >> 12usize) & 0x03; + super::vals::Pl(val as u8) + } + #[doc = "Channel Priority level"] + pub fn set_pl(&mut self, val: super::vals::Pl) { + self.0 = (self.0 & !(0x03 << 12usize)) | (((val.0 as u32) & 0x03) << 12usize); + } + #[doc = "Memory to memory mode"] + pub const fn mem2mem(&self) -> super::vals::Memmem { + let val = (self.0 >> 14usize) & 0x01; + super::vals::Memmem(val as u8) + } + #[doc = "Memory to memory mode"] + pub fn set_mem2mem(&mut self, val: super::vals::Memmem) { + self.0 = (self.0 & !(0x01 << 14usize)) | (((val.0 as u32) & 0x01) << 14usize); + } + } + impl Default for Cr { + fn default() -> Cr { + Cr(0) + } + } + #[doc = "DMA interrupt flag clear register (DMA_IFCR)"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ifcr(pub u32); + impl Ifcr { + #[doc = "Channel 1 Global interrupt clear"] + pub fn cgif(&self, n: usize) -> bool { + assert!(n < 7usize); + let offs = 0usize + n * 4usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Channel 1 Global interrupt clear"] + pub fn set_cgif(&mut self, n: usize, val: bool) { + assert!(n < 7usize); + let offs = 0usize + n * 4usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + #[doc = "Channel 1 Transfer Complete clear"] + pub fn ctcif(&self, n: usize) -> bool { + assert!(n < 7usize); + let offs = 1usize + n * 4usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Channel 1 Transfer Complete clear"] + pub fn set_ctcif(&mut self, n: usize, val: bool) { + assert!(n < 7usize); + let offs = 1usize + n * 4usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + #[doc = "Channel 1 Half Transfer clear"] + pub fn chtif(&self, n: usize) -> bool { + assert!(n < 7usize); + let offs = 2usize + n * 4usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Channel 1 Half Transfer clear"] + pub fn set_chtif(&mut self, n: usize, val: bool) { + assert!(n < 7usize); + let offs = 2usize + n * 4usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + #[doc = "Channel 1 Transfer Error clear"] + pub fn cteif(&self, n: usize) -> bool { + assert!(n < 7usize); + let offs = 3usize + n * 4usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Channel 1 Transfer Error clear"] + pub fn set_cteif(&mut self, n: usize, val: bool) { + assert!(n < 7usize); + let offs = 3usize + n * 4usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + } + impl Default for Ifcr { + fn default() -> Ifcr { + Ifcr(0) + } + } + #[doc = "DMA channel 1 number of data register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ndtr(pub u32); + impl Ndtr { + #[doc = "Number of data to transfer"] + pub const fn ndt(&self) -> u16 { + let val = (self.0 >> 0usize) & 0xffff; + val as u16 + } + #[doc = "Number of data to transfer"] + pub fn set_ndt(&mut self, val: u16) { + self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); + } + } + impl Default for Ndtr { + fn default() -> Ndtr { + Ndtr(0) + } + } + #[doc = "DMA interrupt status register (DMA_ISR)"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Isr(pub u32); + impl Isr { + #[doc = "Channel 1 Global interrupt flag"] + pub fn gif(&self, n: usize) -> bool { + assert!(n < 7usize); + let offs = 0usize + n * 4usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Channel 1 Global interrupt flag"] + pub fn set_gif(&mut self, n: usize, val: bool) { + assert!(n < 7usize); + let offs = 0usize + n * 4usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + #[doc = "Channel 1 Transfer Complete flag"] + pub fn tcif(&self, n: usize) -> bool { + assert!(n < 7usize); + let offs = 1usize + n * 4usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Channel 1 Transfer Complete flag"] + pub fn set_tcif(&mut self, n: usize, val: bool) { + assert!(n < 7usize); + let offs = 1usize + n * 4usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + #[doc = "Channel 1 Half Transfer Complete flag"] + pub fn htif(&self, n: usize) -> bool { + assert!(n < 7usize); + let offs = 2usize + n * 4usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Channel 1 Half Transfer Complete flag"] + pub fn set_htif(&mut self, n: usize, val: bool) { + assert!(n < 7usize); + let offs = 2usize + n * 4usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + #[doc = "Channel 1 Transfer Error flag"] + pub fn teif(&self, n: usize) -> bool { + assert!(n < 7usize); + let offs = 3usize + n * 4usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Channel 1 Transfer Error flag"] + pub fn set_teif(&mut self, n: usize, val: bool) { + assert!(n < 7usize); + let offs = 3usize + n * 4usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + } + impl Default for Isr { + fn default() -> Isr { + Isr(0) + } + } + } +} +pub mod spi_v2 { + use crate::generic::*; + #[doc = "Serial peripheral interface"] + #[derive(Copy, Clone)] + pub struct Spi(pub *mut u8); + unsafe impl Send for Spi {} + unsafe impl Sync for Spi {} + impl Spi { + #[doc = "control register 1"] + pub fn cr1(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(0usize)) } + } + #[doc = "control register 2"] + pub fn cr2(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(4usize)) } + } + #[doc = "status register"] + pub fn sr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(8usize)) } + } + #[doc = "data register"] + pub fn dr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(12usize)) } + } + #[doc = "CRC polynomial register"] + pub fn crcpr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(16usize)) } + } + #[doc = "RX CRC register"] + pub fn rxcrcr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(20usize)) } + } + #[doc = "TX CRC register"] + pub fn txcrcr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(24usize)) } + } + } + pub mod regs { + use crate::generic::*; + #[doc = "control register 1"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Cr1(pub u32); + impl Cr1 { + #[doc = "Clock phase"] + pub const fn cpha(&self) -> super::vals::Cpha { + let val = (self.0 >> 0usize) & 0x01; + super::vals::Cpha(val as u8) + } + #[doc = "Clock phase"] + pub fn set_cpha(&mut self, val: super::vals::Cpha) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val.0 as u32) & 0x01) << 0usize); + } + #[doc = "Clock polarity"] + pub const fn cpol(&self) -> super::vals::Cpol { + let val = (self.0 >> 1usize) & 0x01; + super::vals::Cpol(val as u8) + } + #[doc = "Clock polarity"] + pub fn set_cpol(&mut self, val: super::vals::Cpol) { + self.0 = (self.0 & !(0x01 << 1usize)) | (((val.0 as u32) & 0x01) << 1usize); + } + #[doc = "Master selection"] + pub const fn mstr(&self) -> super::vals::Mstr { + let val = (self.0 >> 2usize) & 0x01; + super::vals::Mstr(val as u8) + } + #[doc = "Master selection"] + pub fn set_mstr(&mut self, val: super::vals::Mstr) { + self.0 = (self.0 & !(0x01 << 2usize)) | (((val.0 as u32) & 0x01) << 2usize); + } + #[doc = "Baud rate control"] + pub const fn br(&self) -> super::vals::Br { + let val = (self.0 >> 3usize) & 0x07; + super::vals::Br(val as u8) + } + #[doc = "Baud rate control"] + pub fn set_br(&mut self, val: super::vals::Br) { + self.0 = (self.0 & !(0x07 << 3usize)) | (((val.0 as u32) & 0x07) << 3usize); + } + #[doc = "SPI enable"] + pub const fn spe(&self) -> bool { + let val = (self.0 >> 6usize) & 0x01; + val != 0 + } + #[doc = "SPI enable"] + pub fn set_spe(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); + } + #[doc = "Frame format"] + pub const fn lsbfirst(&self) -> super::vals::Lsbfirst { + let val = (self.0 >> 7usize) & 0x01; + super::vals::Lsbfirst(val as u8) + } + #[doc = "Frame format"] + pub fn set_lsbfirst(&mut self, val: super::vals::Lsbfirst) { + self.0 = (self.0 & !(0x01 << 7usize)) | (((val.0 as u32) & 0x01) << 7usize); + } + #[doc = "Internal slave select"] + pub const fn ssi(&self) -> bool { + let val = (self.0 >> 8usize) & 0x01; + val != 0 + } + #[doc = "Internal slave select"] + pub fn set_ssi(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); + } + #[doc = "Software slave management"] + pub const fn ssm(&self) -> bool { + let val = (self.0 >> 9usize) & 0x01; + val != 0 + } + #[doc = "Software slave management"] + pub fn set_ssm(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 9usize)) | (((val as u32) & 0x01) << 9usize); + } + #[doc = "Receive only"] + pub const fn rxonly(&self) -> super::vals::Rxonly { + let val = (self.0 >> 10usize) & 0x01; + super::vals::Rxonly(val as u8) + } + #[doc = "Receive only"] + pub fn set_rxonly(&mut self, val: super::vals::Rxonly) { + self.0 = (self.0 & !(0x01 << 10usize)) | (((val.0 as u32) & 0x01) << 10usize); + } + #[doc = "CRC length"] + pub const fn crcl(&self) -> super::vals::Crcl { + let val = (self.0 >> 11usize) & 0x01; + super::vals::Crcl(val as u8) + } + #[doc = "CRC length"] + pub fn set_crcl(&mut self, val: super::vals::Crcl) { + self.0 = (self.0 & !(0x01 << 11usize)) | (((val.0 as u32) & 0x01) << 11usize); + } + #[doc = "CRC transfer next"] + pub const fn crcnext(&self) -> super::vals::Crcnext { + let val = (self.0 >> 12usize) & 0x01; + super::vals::Crcnext(val as u8) + } + #[doc = "CRC transfer next"] + pub fn set_crcnext(&mut self, val: super::vals::Crcnext) { + self.0 = (self.0 & !(0x01 << 12usize)) | (((val.0 as u32) & 0x01) << 12usize); + } + #[doc = "Hardware CRC calculation enable"] + pub const fn crcen(&self) -> bool { + let val = (self.0 >> 13usize) & 0x01; + val != 0 + } + #[doc = "Hardware CRC calculation enable"] + pub fn set_crcen(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 13usize)) | (((val as u32) & 0x01) << 13usize); + } + #[doc = "Output enable in bidirectional mode"] + pub const fn bidioe(&self) -> super::vals::Bidioe { + let val = (self.0 >> 14usize) & 0x01; + super::vals::Bidioe(val as u8) + } + #[doc = "Output enable in bidirectional mode"] + pub fn set_bidioe(&mut self, val: super::vals::Bidioe) { + self.0 = (self.0 & !(0x01 << 14usize)) | (((val.0 as u32) & 0x01) << 14usize); + } + #[doc = "Bidirectional data mode enable"] + pub const fn bidimode(&self) -> super::vals::Bidimode { + let val = (self.0 >> 15usize) & 0x01; + super::vals::Bidimode(val as u8) + } + #[doc = "Bidirectional data mode enable"] + pub fn set_bidimode(&mut self, val: super::vals::Bidimode) { + self.0 = (self.0 & !(0x01 << 15usize)) | (((val.0 as u32) & 0x01) << 15usize); + } + } + impl Default for Cr1 { + fn default() -> Cr1 { + Cr1(0) + } + } + #[doc = "CRC polynomial register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Crcpr(pub u32); + impl Crcpr { + #[doc = "CRC polynomial register"] + pub const fn crcpoly(&self) -> u16 { + let val = (self.0 >> 0usize) & 0xffff; + val as u16 + } + #[doc = "CRC polynomial register"] + pub fn set_crcpoly(&mut self, val: u16) { + self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); + } + } + impl Default for Crcpr { + fn default() -> Crcpr { + Crcpr(0) + } + } + #[doc = "RX CRC register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Rxcrcr(pub u32); + impl Rxcrcr { + #[doc = "Rx CRC register"] + pub const fn rx_crc(&self) -> u16 { + let val = (self.0 >> 0usize) & 0xffff; + val as u16 + } + #[doc = "Rx CRC register"] + pub fn set_rx_crc(&mut self, val: u16) { + self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); + } + } + impl Default for Rxcrcr { + fn default() -> Rxcrcr { + Rxcrcr(0) + } + } + #[doc = "control register 2"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Cr2(pub u32); + impl Cr2 { + #[doc = "Rx buffer DMA enable"] + pub const fn rxdmaen(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Rx buffer DMA enable"] + pub fn set_rxdmaen(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "Tx buffer DMA enable"] + pub const fn txdmaen(&self) -> bool { + let val = (self.0 >> 1usize) & 0x01; + val != 0 + } + #[doc = "Tx buffer DMA enable"] + pub fn set_txdmaen(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); + } + #[doc = "SS output enable"] + pub const fn ssoe(&self) -> bool { + let val = (self.0 >> 2usize) & 0x01; + val != 0 + } + #[doc = "SS output enable"] + pub fn set_ssoe(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); + } + #[doc = "NSS pulse management"] + pub const fn nssp(&self) -> bool { + let val = (self.0 >> 3usize) & 0x01; + val != 0 + } + #[doc = "NSS pulse management"] + pub fn set_nssp(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 3usize)) | (((val as u32) & 0x01) << 3usize); + } + #[doc = "Frame format"] + pub const fn frf(&self) -> super::vals::Frf { + let val = (self.0 >> 4usize) & 0x01; + super::vals::Frf(val as u8) + } + #[doc = "Frame format"] + pub fn set_frf(&mut self, val: super::vals::Frf) { + self.0 = (self.0 & !(0x01 << 4usize)) | (((val.0 as u32) & 0x01) << 4usize); + } + #[doc = "Error interrupt enable"] + pub const fn errie(&self) -> bool { + let val = (self.0 >> 5usize) & 0x01; + val != 0 + } + #[doc = "Error interrupt enable"] + pub fn set_errie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); + } + #[doc = "RX buffer not empty interrupt enable"] + pub const fn rxneie(&self) -> bool { + let val = (self.0 >> 6usize) & 0x01; + val != 0 + } + #[doc = "RX buffer not empty interrupt enable"] + pub fn set_rxneie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); + } + #[doc = "Tx buffer empty interrupt enable"] + pub const fn txeie(&self) -> bool { + let val = (self.0 >> 7usize) & 0x01; + val != 0 + } + #[doc = "Tx buffer empty interrupt enable"] + pub fn set_txeie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); + } + #[doc = "Data size"] + pub const fn ds(&self) -> super::vals::Ds { + let val = (self.0 >> 8usize) & 0x0f; + super::vals::Ds(val as u8) + } + #[doc = "Data size"] + pub fn set_ds(&mut self, val: super::vals::Ds) { + self.0 = (self.0 & !(0x0f << 8usize)) | (((val.0 as u32) & 0x0f) << 8usize); + } + #[doc = "FIFO reception threshold"] + pub const fn frxth(&self) -> super::vals::Frxth { + let val = (self.0 >> 12usize) & 0x01; + super::vals::Frxth(val as u8) + } + #[doc = "FIFO reception threshold"] + pub fn set_frxth(&mut self, val: super::vals::Frxth) { + self.0 = (self.0 & !(0x01 << 12usize)) | (((val.0 as u32) & 0x01) << 12usize); + } + #[doc = "Last DMA transfer for reception"] + pub const fn ldma_rx(&self) -> super::vals::LdmaRx { + let val = (self.0 >> 13usize) & 0x01; + super::vals::LdmaRx(val as u8) + } + #[doc = "Last DMA transfer for reception"] + pub fn set_ldma_rx(&mut self, val: super::vals::LdmaRx) { + self.0 = (self.0 & !(0x01 << 13usize)) | (((val.0 as u32) & 0x01) << 13usize); + } + #[doc = "Last DMA transfer for transmission"] + pub const fn ldma_tx(&self) -> super::vals::LdmaTx { + let val = (self.0 >> 14usize) & 0x01; + super::vals::LdmaTx(val as u8) + } + #[doc = "Last DMA transfer for transmission"] + pub fn set_ldma_tx(&mut self, val: super::vals::LdmaTx) { + self.0 = (self.0 & !(0x01 << 14usize)) | (((val.0 as u32) & 0x01) << 14usize); + } + } + impl Default for Cr2 { + fn default() -> Cr2 { + Cr2(0) + } + } + #[doc = "data register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Dr(pub u32); + impl Dr { + #[doc = "Data register"] + pub const fn dr(&self) -> u16 { + let val = (self.0 >> 0usize) & 0xffff; + val as u16 + } + #[doc = "Data register"] + pub fn set_dr(&mut self, val: u16) { + self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); + } + } + impl Default for Dr { + fn default() -> Dr { + Dr(0) + } + } + #[doc = "status register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Sr(pub u32); + impl Sr { + #[doc = "Receive buffer not empty"] + pub const fn rxne(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Receive buffer not empty"] + pub fn set_rxne(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "Transmit buffer empty"] + pub const fn txe(&self) -> bool { + let val = (self.0 >> 1usize) & 0x01; + val != 0 + } + #[doc = "Transmit buffer empty"] + pub fn set_txe(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); + } + #[doc = "CRC error flag"] + pub const fn crcerr(&self) -> bool { + let val = (self.0 >> 4usize) & 0x01; + val != 0 + } + #[doc = "CRC error flag"] + pub fn set_crcerr(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 4usize)) | (((val as u32) & 0x01) << 4usize); + } + #[doc = "Mode fault"] + pub const fn modf(&self) -> bool { + let val = (self.0 >> 5usize) & 0x01; + val != 0 + } + #[doc = "Mode fault"] + pub fn set_modf(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); + } + #[doc = "Overrun flag"] + pub const fn ovr(&self) -> bool { + let val = (self.0 >> 6usize) & 0x01; + val != 0 + } + #[doc = "Overrun flag"] + pub fn set_ovr(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); + } + #[doc = "Busy flag"] + pub const fn bsy(&self) -> bool { + let val = (self.0 >> 7usize) & 0x01; + val != 0 + } + #[doc = "Busy flag"] + pub fn set_bsy(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 7usize)) | (((val as u32) & 0x01) << 7usize); + } + #[doc = "Frame format error"] + pub const fn fre(&self) -> bool { + let val = (self.0 >> 8usize) & 0x01; + val != 0 + } + #[doc = "Frame format error"] + pub fn set_fre(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); + } + #[doc = "FIFO reception level"] + pub const fn frlvl(&self) -> u8 { + let val = (self.0 >> 9usize) & 0x03; + val as u8 + } + #[doc = "FIFO reception level"] + pub fn set_frlvl(&mut self, val: u8) { + self.0 = (self.0 & !(0x03 << 9usize)) | (((val as u32) & 0x03) << 9usize); + } + #[doc = "FIFO Transmission Level"] + pub const fn ftlvl(&self) -> u8 { + let val = (self.0 >> 11usize) & 0x03; + val as u8 + } + #[doc = "FIFO Transmission Level"] + pub fn set_ftlvl(&mut self, val: u8) { + self.0 = (self.0 & !(0x03 << 11usize)) | (((val as u32) & 0x03) << 11usize); + } + } + impl Default for Sr { + fn default() -> Sr { + Sr(0) + } + } + #[doc = "TX CRC register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Txcrcr(pub u32); + impl Txcrcr { + #[doc = "Tx CRC register"] + pub const fn tx_crc(&self) -> u16 { + let val = (self.0 >> 0usize) & 0xffff; + val as u16 + } + #[doc = "Tx CRC register"] + pub fn set_tx_crc(&mut self, val: u16) { + self.0 = (self.0 & !(0xffff << 0usize)) | (((val as u32) & 0xffff) << 0usize); + } + } + impl Default for Txcrcr { + fn default() -> Txcrcr { + Txcrcr(0) + } + } + } + pub mod vals { + use crate::generic::*; + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Cpha(pub u8); + impl Cpha { + #[doc = "The first clock transition is the first data capture edge"] + pub const FIRSTEDGE: Self = Self(0); + #[doc = "The second clock transition is the first data capture edge"] + pub const SECONDEDGE: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Crcl(pub u8); + impl Crcl { + #[doc = "8-bit CRC length"] + pub const EIGHTBIT: Self = Self(0); + #[doc = "16-bit CRC length"] + pub const SIXTEENBIT: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Br(pub u8); + impl Br { + #[doc = "f_PCLK / 2"] + pub const DIV2: Self = Self(0); + #[doc = "f_PCLK / 4"] + pub const DIV4: Self = Self(0x01); + #[doc = "f_PCLK / 8"] + pub const DIV8: Self = Self(0x02); + #[doc = "f_PCLK / 16"] + pub const DIV16: Self = Self(0x03); + #[doc = "f_PCLK / 32"] + pub const DIV32: Self = Self(0x04); + #[doc = "f_PCLK / 64"] + pub const DIV64: Self = Self(0x05); + #[doc = "f_PCLK / 128"] + pub const DIV128: Self = Self(0x06); + #[doc = "f_PCLK / 256"] + pub const DIV256: Self = Self(0x07); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Crcnext(pub u8); + impl Crcnext { + #[doc = "Next transmit value is from Tx buffer"] + pub const TXBUFFER: Self = Self(0); + #[doc = "Next transmit value is from Tx CRC register"] + pub const CRC: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Ftlvlr(pub u8); + impl Ftlvlr { + #[doc = "Tx FIFO Empty"] + pub const EMPTY: Self = Self(0); + #[doc = "Tx 1/4 FIFO"] + pub const QUARTER: Self = Self(0x01); + #[doc = "Tx 1/2 FIFO"] + pub const HALF: Self = Self(0x02); + #[doc = "Tx FIFO full"] + pub const FULL: Self = Self(0x03); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct LdmaRx(pub u8); + impl LdmaRx { + #[doc = "Number of data to transfer for receive is even"] + pub const EVEN: Self = Self(0); + #[doc = "Number of data to transfer for receive is odd"] + pub const ODD: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Frxth(pub u8); + impl Frxth { + #[doc = "RXNE event is generated if the FIFO level is greater than or equal to 1/2 (16-bit)"] + pub const HALF: Self = Self(0); + #[doc = "RXNE event is generated if the FIFO level is greater than or equal to 1/4 (8-bit)"] + pub const QUARTER: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Bidioe(pub u8); + impl Bidioe { + #[doc = "Output disabled (receive-only mode)"] + pub const OUTPUTDISABLED: Self = Self(0); + #[doc = "Output enabled (transmit-only mode)"] + pub const OUTPUTENABLED: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Lsbfirst(pub u8); + impl Lsbfirst { + #[doc = "Data is transmitted/received with the MSB first"] + pub const MSBFIRST: Self = Self(0); + #[doc = "Data is transmitted/received with the LSB first"] + pub const LSBFIRST: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Cpol(pub u8); + impl Cpol { + #[doc = "CK to 0 when idle"] + pub const IDLELOW: Self = Self(0); + #[doc = "CK to 1 when idle"] + pub const IDLEHIGH: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Frer(pub u8); + impl Frer { + #[doc = "No frame format error"] + pub const NOERROR: Self = Self(0); + #[doc = "A frame format error occurred"] + pub const ERROR: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Ds(pub u8); + impl Ds { + #[doc = "4-bit"] + pub const FOURBIT: Self = Self(0x03); + #[doc = "5-bit"] + pub const FIVEBIT: Self = Self(0x04); + #[doc = "6-bit"] + pub const SIXBIT: Self = Self(0x05); + #[doc = "7-bit"] + pub const SEVENBIT: Self = Self(0x06); + #[doc = "8-bit"] + pub const EIGHTBIT: Self = Self(0x07); + #[doc = "9-bit"] + pub const NINEBIT: Self = Self(0x08); + #[doc = "10-bit"] + pub const TENBIT: Self = Self(0x09); + #[doc = "11-bit"] + pub const ELEVENBIT: Self = Self(0x0a); + #[doc = "12-bit"] + pub const TWELVEBIT: Self = Self(0x0b); + #[doc = "13-bit"] + pub const THIRTEENBIT: Self = Self(0x0c); + #[doc = "14-bit"] + pub const FOURTEENBIT: Self = Self(0x0d); + #[doc = "15-bit"] + pub const FIFTEENBIT: Self = Self(0x0e); + #[doc = "16-bit"] + pub const SIXTEENBIT: Self = Self(0x0f); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Bidimode(pub u8); + impl Bidimode { + #[doc = "2-line unidirectional data mode selected"] + pub const UNIDIRECTIONAL: Self = Self(0); + #[doc = "1-line bidirectional data mode selected"] + pub const BIDIRECTIONAL: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct LdmaTx(pub u8); + impl LdmaTx { + #[doc = "Number of data to transfer for transmit is even"] + pub const EVEN: Self = Self(0); + #[doc = "Number of data to transfer for transmit is odd"] + pub const ODD: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Mstr(pub u8); + impl Mstr { + #[doc = "Slave configuration"] + pub const SLAVE: Self = Self(0); + #[doc = "Master configuration"] + pub const MASTER: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Rxonly(pub u8); + impl Rxonly { + #[doc = "Full duplex (Transmit and receive)"] + pub const FULLDUPLEX: Self = Self(0); + #[doc = "Output disabled (Receive-only mode)"] + pub const OUTPUTDISABLED: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Frlvlr(pub u8); + impl Frlvlr { + #[doc = "Rx FIFO Empty"] + pub const EMPTY: Self = Self(0); + #[doc = "Rx 1/4 FIFO"] + pub const QUARTER: Self = Self(0x01); + #[doc = "Rx 1/2 FIFO"] + pub const HALF: Self = Self(0x02); + #[doc = "Rx FIFO full"] + pub const FULL: Self = Self(0x03); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Frf(pub u8); + impl Frf { + #[doc = "SPI Motorola mode"] + pub const MOTOROLA: Self = Self(0); + #[doc = "SPI TI mode"] + pub const TI: Self = Self(0x01); + } + } +} +pub mod syscfg_f4 { + use crate::generic::*; + #[doc = "System configuration controller"] + #[derive(Copy, Clone)] + pub struct Syscfg(pub *mut u8); + unsafe impl Send for Syscfg {} + unsafe impl Sync for Syscfg {} + impl Syscfg { + #[doc = "memory remap register"] + pub fn memrm(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(0usize)) } + } + #[doc = "peripheral mode configuration register"] + pub fn pmc(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(4usize)) } + } + #[doc = "external interrupt configuration register"] + pub fn exticr(self, n: usize) -> Reg { + assert!(n < 4usize); + unsafe { Reg::from_ptr(self.0.add(8usize + n * 4usize)) } + } + #[doc = "Compensation cell control register"] + pub fn cmpcr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(32usize)) } + } + } + pub mod regs { + use crate::generic::*; + #[doc = "Compensation cell control register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Cmpcr(pub u32); + impl Cmpcr { + #[doc = "Compensation cell power-down"] + pub const fn cmp_pd(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Compensation cell power-down"] + pub fn set_cmp_pd(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "READY"] + pub const fn ready(&self) -> bool { + let val = (self.0 >> 8usize) & 0x01; + val != 0 + } + #[doc = "READY"] + pub fn set_ready(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); + } + } + impl Default for Cmpcr { + fn default() -> Cmpcr { + Cmpcr(0) + } + } + #[doc = "peripheral mode configuration register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Pmc(pub u32); + impl Pmc { + #[doc = "ADC1DC2"] + pub const fn adc1dc2(&self) -> bool { + let val = (self.0 >> 16usize) & 0x01; + val != 0 + } + #[doc = "ADC1DC2"] + pub fn set_adc1dc2(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 16usize)) | (((val as u32) & 0x01) << 16usize); + } + #[doc = "ADC2DC2"] + pub const fn adc2dc2(&self) -> bool { + let val = (self.0 >> 17usize) & 0x01; + val != 0 + } + #[doc = "ADC2DC2"] + pub fn set_adc2dc2(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 17usize)) | (((val as u32) & 0x01) << 17usize); + } + #[doc = "ADC3DC2"] + pub const fn adc3dc2(&self) -> bool { + let val = (self.0 >> 18usize) & 0x01; + val != 0 + } + #[doc = "ADC3DC2"] + pub fn set_adc3dc2(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 18usize)) | (((val as u32) & 0x01) << 18usize); + } + #[doc = "Ethernet PHY interface selection"] + pub const fn mii_rmii_sel(&self) -> bool { + let val = (self.0 >> 23usize) & 0x01; + val != 0 + } + #[doc = "Ethernet PHY interface selection"] + pub fn set_mii_rmii_sel(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 23usize)) | (((val as u32) & 0x01) << 23usize); + } + } + impl Default for Pmc { + fn default() -> Pmc { + Pmc(0) + } + } + #[doc = "memory remap register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Memrm(pub u32); + impl Memrm { + #[doc = "Memory mapping selection"] + pub const fn mem_mode(&self) -> u8 { + let val = (self.0 >> 0usize) & 0x07; + val as u8 + } + #[doc = "Memory mapping selection"] + pub fn set_mem_mode(&mut self, val: u8) { + self.0 = (self.0 & !(0x07 << 0usize)) | (((val as u32) & 0x07) << 0usize); + } + #[doc = "Flash bank mode selection"] + pub const fn fb_mode(&self) -> bool { + let val = (self.0 >> 8usize) & 0x01; + val != 0 + } + #[doc = "Flash bank mode selection"] + pub fn set_fb_mode(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 8usize)) | (((val as u32) & 0x01) << 8usize); + } + #[doc = "FMC memory mapping swap"] + pub const fn swp_fmc(&self) -> u8 { + let val = (self.0 >> 10usize) & 0x03; + val as u8 + } + #[doc = "FMC memory mapping swap"] + pub fn set_swp_fmc(&mut self, val: u8) { + self.0 = (self.0 & !(0x03 << 10usize)) | (((val as u32) & 0x03) << 10usize); + } + } + impl Default for Memrm { + fn default() -> Memrm { + Memrm(0) + } + } + #[doc = "external interrupt configuration register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Exticr(pub u32); + impl Exticr { + #[doc = "EXTI x configuration"] + pub fn exti(&self, n: usize) -> u8 { + assert!(n < 4usize); + let offs = 0usize + n * 4usize; + let val = (self.0 >> offs) & 0x0f; + val as u8 + } + #[doc = "EXTI x configuration"] + pub fn set_exti(&mut self, n: usize, val: u8) { + assert!(n < 4usize); + let offs = 0usize + n * 4usize; + self.0 = (self.0 & !(0x0f << offs)) | (((val as u32) & 0x0f) << offs); + } + } + impl Default for Exticr { + fn default() -> Exticr { + Exticr(0) + } + } + } +} +pub mod gpio_v2 { + use crate::generic::*; + #[doc = "General-purpose I/Os"] + #[derive(Copy, Clone)] + pub struct Gpio(pub *mut u8); + unsafe impl Send for Gpio {} + unsafe impl Sync for Gpio {} + impl Gpio { + #[doc = "GPIO port mode register"] + pub fn moder(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(0usize)) } + } + #[doc = "GPIO port output type register"] + pub fn otyper(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(4usize)) } + } + #[doc = "GPIO port output speed register"] + pub fn ospeedr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(8usize)) } + } + #[doc = "GPIO port pull-up/pull-down register"] + pub fn pupdr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(12usize)) } + } + #[doc = "GPIO port input data register"] + pub fn idr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(16usize)) } + } + #[doc = "GPIO port output data register"] + pub fn odr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(20usize)) } + } + #[doc = "GPIO port bit set/reset register"] + pub fn bsrr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(24usize)) } + } + #[doc = "GPIO port configuration lock register"] + pub fn lckr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(28usize)) } + } + #[doc = "GPIO alternate function register (low, high)"] + pub fn afr(self, n: usize) -> Reg { + assert!(n < 2usize); + unsafe { Reg::from_ptr(self.0.add(32usize + n * 4usize)) } + } + } + pub mod regs { + use crate::generic::*; + #[doc = "GPIO port bit set/reset register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Bsrr(pub u32); + impl Bsrr { + #[doc = "Port x set bit y (y= 0..15)"] + pub fn bs(&self, n: usize) -> bool { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Port x set bit y (y= 0..15)"] + pub fn set_bs(&mut self, n: usize, val: bool) { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + #[doc = "Port x set bit y (y= 0..15)"] + pub fn br(&self, n: usize) -> bool { + assert!(n < 16usize); + let offs = 16usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Port x set bit y (y= 0..15)"] + pub fn set_br(&mut self, n: usize, val: bool) { + assert!(n < 16usize); + let offs = 16usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + } + impl Default for Bsrr { + fn default() -> Bsrr { + Bsrr(0) + } + } + #[doc = "GPIO port output speed register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ospeedr(pub u32); + impl Ospeedr { + #[doc = "Port x configuration bits (y = 0..15)"] + pub fn ospeedr(&self, n: usize) -> super::vals::Ospeedr { + assert!(n < 16usize); + let offs = 0usize + n * 2usize; + let val = (self.0 >> offs) & 0x03; + super::vals::Ospeedr(val as u8) + } + #[doc = "Port x configuration bits (y = 0..15)"] + pub fn set_ospeedr(&mut self, n: usize, val: super::vals::Ospeedr) { + assert!(n < 16usize); + let offs = 0usize + n * 2usize; + self.0 = (self.0 & !(0x03 << offs)) | (((val.0 as u32) & 0x03) << offs); + } + } + impl Default for Ospeedr { + fn default() -> Ospeedr { + Ospeedr(0) + } + } + #[doc = "GPIO port mode register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Moder(pub u32); + impl Moder { + #[doc = "Port x configuration bits (y = 0..15)"] + pub fn moder(&self, n: usize) -> super::vals::Moder { + assert!(n < 16usize); + let offs = 0usize + n * 2usize; + let val = (self.0 >> offs) & 0x03; + super::vals::Moder(val as u8) + } + #[doc = "Port x configuration bits (y = 0..15)"] + pub fn set_moder(&mut self, n: usize, val: super::vals::Moder) { + assert!(n < 16usize); + let offs = 0usize + n * 2usize; + self.0 = (self.0 & !(0x03 << offs)) | (((val.0 as u32) & 0x03) << offs); + } + } + impl Default for Moder { + fn default() -> Moder { + Moder(0) + } + } + #[doc = "GPIO port output data register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Odr(pub u32); + impl Odr { + #[doc = "Port output data (y = 0..15)"] + pub fn odr(&self, n: usize) -> super::vals::Odr { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + super::vals::Odr(val as u8) + } + #[doc = "Port output data (y = 0..15)"] + pub fn set_odr(&mut self, n: usize, val: super::vals::Odr) { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); + } + } + impl Default for Odr { + fn default() -> Odr { + Odr(0) + } + } + #[doc = "GPIO port output type register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Otyper(pub u32); + impl Otyper { + #[doc = "Port x configuration bits (y = 0..15)"] + pub fn ot(&self, n: usize) -> super::vals::Ot { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + super::vals::Ot(val as u8) + } + #[doc = "Port x configuration bits (y = 0..15)"] + pub fn set_ot(&mut self, n: usize, val: super::vals::Ot) { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); + } + } + impl Default for Otyper { + fn default() -> Otyper { + Otyper(0) + } + } + #[doc = "GPIO port pull-up/pull-down register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Pupdr(pub u32); + impl Pupdr { + #[doc = "Port x configuration bits (y = 0..15)"] + pub fn pupdr(&self, n: usize) -> super::vals::Pupdr { + assert!(n < 16usize); + let offs = 0usize + n * 2usize; + let val = (self.0 >> offs) & 0x03; + super::vals::Pupdr(val as u8) + } + #[doc = "Port x configuration bits (y = 0..15)"] + pub fn set_pupdr(&mut self, n: usize, val: super::vals::Pupdr) { + assert!(n < 16usize); + let offs = 0usize + n * 2usize; + self.0 = (self.0 & !(0x03 << offs)) | (((val.0 as u32) & 0x03) << offs); + } + } + impl Default for Pupdr { + fn default() -> Pupdr { + Pupdr(0) + } + } + #[doc = "GPIO alternate function register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Afr(pub u32); + impl Afr { + #[doc = "Alternate function selection for port x bit y (y = 0..15)"] + pub fn afr(&self, n: usize) -> super::vals::Afr { + assert!(n < 8usize); + let offs = 0usize + n * 4usize; + let val = (self.0 >> offs) & 0x0f; + super::vals::Afr(val as u8) + } + #[doc = "Alternate function selection for port x bit y (y = 0..15)"] + pub fn set_afr(&mut self, n: usize, val: super::vals::Afr) { + assert!(n < 8usize); + let offs = 0usize + n * 4usize; + self.0 = (self.0 & !(0x0f << offs)) | (((val.0 as u32) & 0x0f) << offs); + } + } + impl Default for Afr { + fn default() -> Afr { + Afr(0) + } + } + #[doc = "GPIO port input data register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Idr(pub u32); + impl Idr { + #[doc = "Port input data (y = 0..15)"] + pub fn idr(&self, n: usize) -> super::vals::Idr { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + super::vals::Idr(val as u8) + } + #[doc = "Port input data (y = 0..15)"] + pub fn set_idr(&mut self, n: usize, val: super::vals::Idr) { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); + } + } + impl Default for Idr { + fn default() -> Idr { + Idr(0) + } + } + #[doc = "GPIO port configuration lock register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Lckr(pub u32); + impl Lckr { + #[doc = "Port x lock bit y (y= 0..15)"] + pub fn lck(&self, n: usize) -> super::vals::Lck { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + super::vals::Lck(val as u8) + } + #[doc = "Port x lock bit y (y= 0..15)"] + pub fn set_lck(&mut self, n: usize, val: super::vals::Lck) { + assert!(n < 16usize); + let offs = 0usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); + } + #[doc = "Port x lock bit y (y= 0..15)"] + pub const fn lckk(&self) -> super::vals::Lckk { + let val = (self.0 >> 16usize) & 0x01; + super::vals::Lckk(val as u8) + } + #[doc = "Port x lock bit y (y= 0..15)"] + pub fn set_lckk(&mut self, val: super::vals::Lckk) { + self.0 = (self.0 & !(0x01 << 16usize)) | (((val.0 as u32) & 0x01) << 16usize); + } + } + impl Default for Lckr { + fn default() -> Lckr { + Lckr(0) + } + } + } + pub mod vals { + use crate::generic::*; + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Bsw(pub u8); + impl Bsw { + #[doc = "Sets the corresponding ODRx bit"] + pub const SET: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Lck(pub u8); + impl Lck { + #[doc = "Port configuration not locked"] + pub const UNLOCKED: Self = Self(0); + #[doc = "Port configuration locked"] + pub const LOCKED: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Pupdr(pub u8); + impl Pupdr { + #[doc = "No pull-up, pull-down"] + pub const FLOATING: Self = Self(0); + #[doc = "Pull-up"] + pub const PULLUP: Self = Self(0x01); + #[doc = "Pull-down"] + pub const PULLDOWN: Self = Self(0x02); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Lckk(pub u8); + impl Lckk { + #[doc = "Port configuration lock key not active"] + pub const NOTACTIVE: Self = Self(0); + #[doc = "Port configuration lock key active"] + pub const ACTIVE: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Ot(pub u8); + impl Ot { + #[doc = "Output push-pull (reset state)"] + pub const PUSHPULL: Self = Self(0); + #[doc = "Output open-drain"] + pub const OPENDRAIN: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Ospeedr(pub u8); + impl Ospeedr { + #[doc = "Low speed"] + pub const LOWSPEED: Self = Self(0); + #[doc = "Medium speed"] + pub const MEDIUMSPEED: Self = Self(0x01); + #[doc = "High speed"] + pub const HIGHSPEED: Self = Self(0x02); + #[doc = "Very high speed"] + pub const VERYHIGHSPEED: Self = Self(0x03); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Brw(pub u8); + impl Brw { + #[doc = "Resets the corresponding ODRx bit"] + pub const RESET: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Afr(pub u8); + impl Afr { + #[doc = "AF0"] + pub const AF0: Self = Self(0); + #[doc = "AF1"] + pub const AF1: Self = Self(0x01); + #[doc = "AF2"] + pub const AF2: Self = Self(0x02); + #[doc = "AF3"] + pub const AF3: Self = Self(0x03); + #[doc = "AF4"] + pub const AF4: Self = Self(0x04); + #[doc = "AF5"] + pub const AF5: Self = Self(0x05); + #[doc = "AF6"] + pub const AF6: Self = Self(0x06); + #[doc = "AF7"] + pub const AF7: Self = Self(0x07); + #[doc = "AF8"] + pub const AF8: Self = Self(0x08); + #[doc = "AF9"] + pub const AF9: Self = Self(0x09); + #[doc = "AF10"] + pub const AF10: Self = Self(0x0a); + #[doc = "AF11"] + pub const AF11: Self = Self(0x0b); + #[doc = "AF12"] + pub const AF12: Self = Self(0x0c); + #[doc = "AF13"] + pub const AF13: Self = Self(0x0d); + #[doc = "AF14"] + pub const AF14: Self = Self(0x0e); + #[doc = "AF15"] + pub const AF15: Self = Self(0x0f); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Odr(pub u8); + impl Odr { + #[doc = "Set output to logic low"] + pub const LOW: Self = Self(0); + #[doc = "Set output to logic high"] + pub const HIGH: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Idr(pub u8); + impl Idr { + #[doc = "Input is logic low"] + pub const LOW: Self = Self(0); + #[doc = "Input is logic high"] + pub const HIGH: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Moder(pub u8); + impl Moder { + #[doc = "Input mode (reset state)"] + pub const INPUT: Self = Self(0); + #[doc = "General purpose output mode"] + pub const OUTPUT: Self = Self(0x01); + #[doc = "Alternate function mode"] + pub const ALTERNATE: Self = Self(0x02); + #[doc = "Analog mode"] + pub const ANALOG: Self = Self(0x03); + } + } +} +pub mod exti_v1 { + use crate::generic::*; + #[doc = "External interrupt/event controller"] + #[derive(Copy, Clone)] + pub struct Exti(pub *mut u8); + unsafe impl Send for Exti {} + unsafe impl Sync for Exti {} + impl Exti { + #[doc = "Interrupt mask register (EXTI_IMR)"] + pub fn imr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(0usize)) } + } + #[doc = "Event mask register (EXTI_EMR)"] + pub fn emr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(4usize)) } + } + #[doc = "Rising Trigger selection register (EXTI_RTSR)"] + pub fn rtsr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(8usize)) } + } + #[doc = "Falling Trigger selection register (EXTI_FTSR)"] + pub fn ftsr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(12usize)) } + } + #[doc = "Software interrupt event register (EXTI_SWIER)"] + pub fn swier(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(16usize)) } + } + #[doc = "Pending register (EXTI_PR)"] + pub fn pr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(20usize)) } + } + } + pub mod regs { + use crate::generic::*; + #[doc = "Software interrupt event register (EXTI_SWIER)"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Swier(pub u32); + impl Swier { + #[doc = "Software Interrupt on line 0"] + pub fn swier(&self, n: usize) -> bool { + assert!(n < 23usize); + let offs = 0usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Software Interrupt on line 0"] + pub fn set_swier(&mut self, n: usize, val: bool) { + assert!(n < 23usize); + let offs = 0usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + } + impl Default for Swier { + fn default() -> Swier { + Swier(0) + } + } + #[doc = "Pending register (EXTI_PR)"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Pr(pub u32); + impl Pr { + #[doc = "Pending bit 0"] + pub fn pr(&self, n: usize) -> bool { + assert!(n < 23usize); + let offs = 0usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + val != 0 + } + #[doc = "Pending bit 0"] + pub fn set_pr(&mut self, n: usize, val: bool) { + assert!(n < 23usize); + let offs = 0usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val as u32) & 0x01) << offs); + } + } + impl Default for Pr { + fn default() -> Pr { + Pr(0) + } + } + #[doc = "Falling Trigger selection register (EXTI_FTSR)"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Ftsr(pub u32); + impl Ftsr { + #[doc = "Falling trigger event configuration of line 0"] + pub fn tr(&self, n: usize) -> super::vals::Tr { + assert!(n < 23usize); + let offs = 0usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + super::vals::Tr(val as u8) + } + #[doc = "Falling trigger event configuration of line 0"] + pub fn set_tr(&mut self, n: usize, val: super::vals::Tr) { + assert!(n < 23usize); + let offs = 0usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); + } + } + impl Default for Ftsr { + fn default() -> Ftsr { + Ftsr(0) + } + } + #[doc = "Event mask register (EXTI_EMR)"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Emr(pub u32); + impl Emr { + #[doc = "Event Mask on line 0"] + pub fn mr(&self, n: usize) -> super::vals::Mr { + assert!(n < 23usize); + let offs = 0usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + super::vals::Mr(val as u8) + } + #[doc = "Event Mask on line 0"] + pub fn set_mr(&mut self, n: usize, val: super::vals::Mr) { + assert!(n < 23usize); + let offs = 0usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); + } + } + impl Default for Emr { + fn default() -> Emr { + Emr(0) + } + } + #[doc = "Rising Trigger selection register (EXTI_RTSR)"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Rtsr(pub u32); + impl Rtsr { + #[doc = "Rising trigger event configuration of line 0"] + pub fn tr(&self, n: usize) -> super::vals::Tr { + assert!(n < 23usize); + let offs = 0usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + super::vals::Tr(val as u8) + } + #[doc = "Rising trigger event configuration of line 0"] + pub fn set_tr(&mut self, n: usize, val: super::vals::Tr) { + assert!(n < 23usize); + let offs = 0usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); + } + } + impl Default for Rtsr { + fn default() -> Rtsr { + Rtsr(0) + } + } + #[doc = "Interrupt mask register (EXTI_IMR)"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Imr(pub u32); + impl Imr { + #[doc = "Interrupt Mask on line 0"] + pub fn mr(&self, n: usize) -> super::vals::Mr { + assert!(n < 23usize); + let offs = 0usize + n * 1usize; + let val = (self.0 >> offs) & 0x01; + super::vals::Mr(val as u8) + } + #[doc = "Interrupt Mask on line 0"] + pub fn set_mr(&mut self, n: usize, val: super::vals::Mr) { + assert!(n < 23usize); + let offs = 0usize + n * 1usize; + self.0 = (self.0 & !(0x01 << offs)) | (((val.0 as u32) & 0x01) << offs); + } + } + impl Default for Imr { + fn default() -> Imr { + Imr(0) + } + } + } + pub mod vals { + use crate::generic::*; + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Prw(pub u8); + impl Prw { + #[doc = "Clears pending bit"] + pub const CLEAR: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Mr(pub u8); + impl Mr { + #[doc = "Interrupt request line is masked"] + pub const MASKED: Self = Self(0); + #[doc = "Interrupt request line is unmasked"] + pub const UNMASKED: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Tr(pub u8); + impl Tr { + #[doc = "Falling edge trigger is disabled"] + pub const DISABLED: Self = Self(0); + #[doc = "Falling edge trigger is enabled"] + pub const ENABLED: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Swierw(pub u8); + impl Swierw { + #[doc = "Generates an interrupt request"] + pub const PEND: Self = Self(0x01); + } + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq, Ord, PartialOrd)] + pub struct Prr(pub u8); + impl Prr { + #[doc = "No trigger request occurred"] + pub const NOTPENDING: Self = Self(0); + #[doc = "Selected trigger request occurred"] + pub const PENDING: Self = Self(0x01); + } + } +} +pub mod rng_v1 { + use crate::generic::*; + #[doc = "Random number generator"] + #[derive(Copy, Clone)] + pub struct Rng(pub *mut u8); + unsafe impl Send for Rng {} + unsafe impl Sync for Rng {} + impl Rng { + #[doc = "control register"] + pub fn cr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(0usize)) } + } + #[doc = "status register"] + pub fn sr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(4usize)) } + } + #[doc = "data register"] + pub fn dr(self) -> Reg { + unsafe { Reg::from_ptr(self.0.add(8usize)) } + } + } + pub mod regs { + use crate::generic::*; + #[doc = "status register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Sr(pub u32); + impl Sr { + #[doc = "Data ready"] + pub const fn drdy(&self) -> bool { + let val = (self.0 >> 0usize) & 0x01; + val != 0 + } + #[doc = "Data ready"] + pub fn set_drdy(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 0usize)) | (((val as u32) & 0x01) << 0usize); + } + #[doc = "Clock error current status"] + pub const fn cecs(&self) -> bool { + let val = (self.0 >> 1usize) & 0x01; + val != 0 + } + #[doc = "Clock error current status"] + pub fn set_cecs(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 1usize)) | (((val as u32) & 0x01) << 1usize); + } + #[doc = "Seed error current status"] + pub const fn secs(&self) -> bool { + let val = (self.0 >> 2usize) & 0x01; + val != 0 + } + #[doc = "Seed error current status"] + pub fn set_secs(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); + } + #[doc = "Clock error interrupt status"] + pub const fn ceis(&self) -> bool { + let val = (self.0 >> 5usize) & 0x01; + val != 0 + } + #[doc = "Clock error interrupt status"] + pub fn set_ceis(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 5usize)) | (((val as u32) & 0x01) << 5usize); + } + #[doc = "Seed error interrupt status"] + pub const fn seis(&self) -> bool { + let val = (self.0 >> 6usize) & 0x01; + val != 0 + } + #[doc = "Seed error interrupt status"] + pub fn set_seis(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 6usize)) | (((val as u32) & 0x01) << 6usize); + } + } + impl Default for Sr { + fn default() -> Sr { + Sr(0) + } + } + #[doc = "control register"] + #[repr(transparent)] + #[derive(Copy, Clone, Eq, PartialEq)] + pub struct Cr(pub u32); + impl Cr { + #[doc = "Random number generator enable"] + pub const fn rngen(&self) -> bool { + let val = (self.0 >> 2usize) & 0x01; + val != 0 + } + #[doc = "Random number generator enable"] + pub fn set_rngen(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 2usize)) | (((val as u32) & 0x01) << 2usize); + } + #[doc = "Interrupt enable"] + pub const fn ie(&self) -> bool { + let val = (self.0 >> 3usize) & 0x01; + val != 0 + } + #[doc = "Interrupt enable"] + pub fn set_ie(&mut self, val: bool) { + self.0 = (self.0 & !(0x01 << 3usize)) | (((val as u32) & 0x01) << 3usize); + } + } + impl Default for Cr { + fn default() -> Cr { + Cr(0) } } } diff --git a/embassy-stm32/src/pac/stm32f401cb.rs b/embassy-stm32/src/pac/stm32f401cb.rs index e5681dc3..cf1a81cf 100644 --- a/embassy-stm32/src/pac/stm32f401cb.rs +++ b/embassy-stm32/src/pac/stm32f401cb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f401cc.rs b/embassy-stm32/src/pac/stm32f401cc.rs index e5681dc3..cf1a81cf 100644 --- a/embassy-stm32/src/pac/stm32f401cc.rs +++ b/embassy-stm32/src/pac/stm32f401cc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f401cd.rs b/embassy-stm32/src/pac/stm32f401cd.rs index e5681dc3..cf1a81cf 100644 --- a/embassy-stm32/src/pac/stm32f401cd.rs +++ b/embassy-stm32/src/pac/stm32f401cd.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f401ce.rs b/embassy-stm32/src/pac/stm32f401ce.rs index e5681dc3..cf1a81cf 100644 --- a/embassy-stm32/src/pac/stm32f401ce.rs +++ b/embassy-stm32/src/pac/stm32f401ce.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f401rb.rs b/embassy-stm32/src/pac/stm32f401rb.rs index e5681dc3..cf1a81cf 100644 --- a/embassy-stm32/src/pac/stm32f401rb.rs +++ b/embassy-stm32/src/pac/stm32f401rb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f401rc.rs b/embassy-stm32/src/pac/stm32f401rc.rs index e5681dc3..cf1a81cf 100644 --- a/embassy-stm32/src/pac/stm32f401rc.rs +++ b/embassy-stm32/src/pac/stm32f401rc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f401rd.rs b/embassy-stm32/src/pac/stm32f401rd.rs index e5681dc3..cf1a81cf 100644 --- a/embassy-stm32/src/pac/stm32f401rd.rs +++ b/embassy-stm32/src/pac/stm32f401rd.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f401re.rs b/embassy-stm32/src/pac/stm32f401re.rs index e5681dc3..cf1a81cf 100644 --- a/embassy-stm32/src/pac/stm32f401re.rs +++ b/embassy-stm32/src/pac/stm32f401re.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f401vb.rs b/embassy-stm32/src/pac/stm32f401vb.rs index 12e33c16..e14efa82 100644 --- a/embassy-stm32/src/pac/stm32f401vb.rs +++ b/embassy-stm32/src/pac/stm32f401vb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f401vc.rs b/embassy-stm32/src/pac/stm32f401vc.rs index 12e33c16..e14efa82 100644 --- a/embassy-stm32/src/pac/stm32f401vc.rs +++ b/embassy-stm32/src/pac/stm32f401vc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f401vd.rs b/embassy-stm32/src/pac/stm32f401vd.rs index 12e33c16..e14efa82 100644 --- a/embassy-stm32/src/pac/stm32f401vd.rs +++ b/embassy-stm32/src/pac/stm32f401vd.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f401ve.rs b/embassy-stm32/src/pac/stm32f401ve.rs index 12e33c16..e14efa82 100644 --- a/embassy-stm32/src/pac/stm32f401ve.rs +++ b/embassy-stm32/src/pac/stm32f401ve.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f405oe.rs b/embassy-stm32/src/pac/stm32f405oe.rs index 66fb4f9a..db3aaf80 100644 --- a/embassy-stm32/src/pac/stm32f405oe.rs +++ b/embassy-stm32/src/pac/stm32f405oe.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f405og.rs b/embassy-stm32/src/pac/stm32f405og.rs index 66fb4f9a..db3aaf80 100644 --- a/embassy-stm32/src/pac/stm32f405og.rs +++ b/embassy-stm32/src/pac/stm32f405og.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f405rg.rs b/embassy-stm32/src/pac/stm32f405rg.rs index 66fb4f9a..db3aaf80 100644 --- a/embassy-stm32/src/pac/stm32f405rg.rs +++ b/embassy-stm32/src/pac/stm32f405rg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f405vg.rs b/embassy-stm32/src/pac/stm32f405vg.rs index 66fb4f9a..db3aaf80 100644 --- a/embassy-stm32/src/pac/stm32f405vg.rs +++ b/embassy-stm32/src/pac/stm32f405vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f405zg.rs b/embassy-stm32/src/pac/stm32f405zg.rs index 66fb4f9a..db3aaf80 100644 --- a/embassy-stm32/src/pac/stm32f405zg.rs +++ b/embassy-stm32/src/pac/stm32f405zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f407ie.rs b/embassy-stm32/src/pac/stm32f407ie.rs index 28d64b6d..8c0d1cc6 100644 --- a/embassy-stm32/src/pac/stm32f407ie.rs +++ b/embassy-stm32/src/pac/stm32f407ie.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f407ig.rs b/embassy-stm32/src/pac/stm32f407ig.rs index 28d64b6d..8c0d1cc6 100644 --- a/embassy-stm32/src/pac/stm32f407ig.rs +++ b/embassy-stm32/src/pac/stm32f407ig.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f407ve.rs b/embassy-stm32/src/pac/stm32f407ve.rs index 28d64b6d..8c0d1cc6 100644 --- a/embassy-stm32/src/pac/stm32f407ve.rs +++ b/embassy-stm32/src/pac/stm32f407ve.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f407vg.rs b/embassy-stm32/src/pac/stm32f407vg.rs index 28d64b6d..8c0d1cc6 100644 --- a/embassy-stm32/src/pac/stm32f407vg.rs +++ b/embassy-stm32/src/pac/stm32f407vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f407ze.rs b/embassy-stm32/src/pac/stm32f407ze.rs index 28d64b6d..8c0d1cc6 100644 --- a/embassy-stm32/src/pac/stm32f407ze.rs +++ b/embassy-stm32/src/pac/stm32f407ze.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f407zg.rs b/embassy-stm32/src/pac/stm32f407zg.rs index 28d64b6d..8c0d1cc6 100644 --- a/embassy-stm32/src/pac/stm32f407zg.rs +++ b/embassy-stm32/src/pac/stm32f407zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f410c8.rs b/embassy-stm32/src/pac/stm32f410c8.rs index c8470254..e664c681 100644 --- a/embassy-stm32/src/pac/stm32f410c8.rs +++ b/embassy-stm32/src/pac/stm32f410c8.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f410cb.rs b/embassy-stm32/src/pac/stm32f410cb.rs index c8470254..e664c681 100644 --- a/embassy-stm32/src/pac/stm32f410cb.rs +++ b/embassy-stm32/src/pac/stm32f410cb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f410r8.rs b/embassy-stm32/src/pac/stm32f410r8.rs index c8470254..e664c681 100644 --- a/embassy-stm32/src/pac/stm32f410r8.rs +++ b/embassy-stm32/src/pac/stm32f410r8.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f410rb.rs b/embassy-stm32/src/pac/stm32f410rb.rs index c8470254..e664c681 100644 --- a/embassy-stm32/src/pac/stm32f410rb.rs +++ b/embassy-stm32/src/pac/stm32f410rb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f410t8.rs b/embassy-stm32/src/pac/stm32f410t8.rs index 0c7b7513..16d91e9e 100644 --- a/embassy-stm32/src/pac/stm32f410t8.rs +++ b/embassy-stm32/src/pac/stm32f410t8.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f410tb.rs b/embassy-stm32/src/pac/stm32f410tb.rs index 0c7b7513..16d91e9e 100644 --- a/embassy-stm32/src/pac/stm32f410tb.rs +++ b/embassy-stm32/src/pac/stm32f410tb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f411cc.rs b/embassy-stm32/src/pac/stm32f411cc.rs index c78d4806..06edeb32 100644 --- a/embassy-stm32/src/pac/stm32f411cc.rs +++ b/embassy-stm32/src/pac/stm32f411cc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f411ce.rs b/embassy-stm32/src/pac/stm32f411ce.rs index c78d4806..06edeb32 100644 --- a/embassy-stm32/src/pac/stm32f411ce.rs +++ b/embassy-stm32/src/pac/stm32f411ce.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f411rc.rs b/embassy-stm32/src/pac/stm32f411rc.rs index c78d4806..06edeb32 100644 --- a/embassy-stm32/src/pac/stm32f411rc.rs +++ b/embassy-stm32/src/pac/stm32f411rc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f411re.rs b/embassy-stm32/src/pac/stm32f411re.rs index c78d4806..06edeb32 100644 --- a/embassy-stm32/src/pac/stm32f411re.rs +++ b/embassy-stm32/src/pac/stm32f411re.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f411vc.rs b/embassy-stm32/src/pac/stm32f411vc.rs index c78d4806..06edeb32 100644 --- a/embassy-stm32/src/pac/stm32f411vc.rs +++ b/embassy-stm32/src/pac/stm32f411vc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f411ve.rs b/embassy-stm32/src/pac/stm32f411ve.rs index c78d4806..06edeb32 100644 --- a/embassy-stm32/src/pac/stm32f411ve.rs +++ b/embassy-stm32/src/pac/stm32f411ve.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f412ce.rs b/embassy-stm32/src/pac/stm32f412ce.rs index 482e667e..ef966fef 100644 --- a/embassy-stm32/src/pac/stm32f412ce.rs +++ b/embassy-stm32/src/pac/stm32f412ce.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f412cg.rs b/embassy-stm32/src/pac/stm32f412cg.rs index 482e667e..ef966fef 100644 --- a/embassy-stm32/src/pac/stm32f412cg.rs +++ b/embassy-stm32/src/pac/stm32f412cg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f412re.rs b/embassy-stm32/src/pac/stm32f412re.rs index 3732fb17..12b3976d 100644 --- a/embassy-stm32/src/pac/stm32f412re.rs +++ b/embassy-stm32/src/pac/stm32f412re.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f412rg.rs b/embassy-stm32/src/pac/stm32f412rg.rs index 3732fb17..12b3976d 100644 --- a/embassy-stm32/src/pac/stm32f412rg.rs +++ b/embassy-stm32/src/pac/stm32f412rg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f412ve.rs b/embassy-stm32/src/pac/stm32f412ve.rs index ca1d669f..adcb48bc 100644 --- a/embassy-stm32/src/pac/stm32f412ve.rs +++ b/embassy-stm32/src/pac/stm32f412ve.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f412vg.rs b/embassy-stm32/src/pac/stm32f412vg.rs index ca1d669f..adcb48bc 100644 --- a/embassy-stm32/src/pac/stm32f412vg.rs +++ b/embassy-stm32/src/pac/stm32f412vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f412ze.rs b/embassy-stm32/src/pac/stm32f412ze.rs index ca1d669f..adcb48bc 100644 --- a/embassy-stm32/src/pac/stm32f412ze.rs +++ b/embassy-stm32/src/pac/stm32f412ze.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f412zg.rs b/embassy-stm32/src/pac/stm32f412zg.rs index ca1d669f..adcb48bc 100644 --- a/embassy-stm32/src/pac/stm32f412zg.rs +++ b/embassy-stm32/src/pac/stm32f412zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f413cg.rs b/embassy-stm32/src/pac/stm32f413cg.rs index 9eedd31e..6ed0d350 100644 --- a/embassy-stm32/src/pac/stm32f413cg.rs +++ b/embassy-stm32/src/pac/stm32f413cg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f413ch.rs b/embassy-stm32/src/pac/stm32f413ch.rs index 9eedd31e..6ed0d350 100644 --- a/embassy-stm32/src/pac/stm32f413ch.rs +++ b/embassy-stm32/src/pac/stm32f413ch.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f413mg.rs b/embassy-stm32/src/pac/stm32f413mg.rs index 718ff7fc..690fb527 100644 --- a/embassy-stm32/src/pac/stm32f413mg.rs +++ b/embassy-stm32/src/pac/stm32f413mg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f413mh.rs b/embassy-stm32/src/pac/stm32f413mh.rs index 718ff7fc..690fb527 100644 --- a/embassy-stm32/src/pac/stm32f413mh.rs +++ b/embassy-stm32/src/pac/stm32f413mh.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f413rg.rs b/embassy-stm32/src/pac/stm32f413rg.rs index 718ff7fc..690fb527 100644 --- a/embassy-stm32/src/pac/stm32f413rg.rs +++ b/embassy-stm32/src/pac/stm32f413rg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f413rh.rs b/embassy-stm32/src/pac/stm32f413rh.rs index 718ff7fc..690fb527 100644 --- a/embassy-stm32/src/pac/stm32f413rh.rs +++ b/embassy-stm32/src/pac/stm32f413rh.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f413vg.rs b/embassy-stm32/src/pac/stm32f413vg.rs index 718ff7fc..690fb527 100644 --- a/embassy-stm32/src/pac/stm32f413vg.rs +++ b/embassy-stm32/src/pac/stm32f413vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f413vh.rs b/embassy-stm32/src/pac/stm32f413vh.rs index 718ff7fc..690fb527 100644 --- a/embassy-stm32/src/pac/stm32f413vh.rs +++ b/embassy-stm32/src/pac/stm32f413vh.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f413zg.rs b/embassy-stm32/src/pac/stm32f413zg.rs index 718ff7fc..690fb527 100644 --- a/embassy-stm32/src/pac/stm32f413zg.rs +++ b/embassy-stm32/src/pac/stm32f413zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f413zh.rs b/embassy-stm32/src/pac/stm32f413zh.rs index 718ff7fc..690fb527 100644 --- a/embassy-stm32/src/pac/stm32f413zh.rs +++ b/embassy-stm32/src/pac/stm32f413zh.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f415og.rs b/embassy-stm32/src/pac/stm32f415og.rs index 0e429ffe..92a3a71a 100644 --- a/embassy-stm32/src/pac/stm32f415og.rs +++ b/embassy-stm32/src/pac/stm32f415og.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f415rg.rs b/embassy-stm32/src/pac/stm32f415rg.rs index 0e429ffe..92a3a71a 100644 --- a/embassy-stm32/src/pac/stm32f415rg.rs +++ b/embassy-stm32/src/pac/stm32f415rg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f415vg.rs b/embassy-stm32/src/pac/stm32f415vg.rs index 0e429ffe..92a3a71a 100644 --- a/embassy-stm32/src/pac/stm32f415vg.rs +++ b/embassy-stm32/src/pac/stm32f415vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f415zg.rs b/embassy-stm32/src/pac/stm32f415zg.rs index 0e429ffe..92a3a71a 100644 --- a/embassy-stm32/src/pac/stm32f415zg.rs +++ b/embassy-stm32/src/pac/stm32f415zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f417ie.rs b/embassy-stm32/src/pac/stm32f417ie.rs index f8e46302..3db62128 100644 --- a/embassy-stm32/src/pac/stm32f417ie.rs +++ b/embassy-stm32/src/pac/stm32f417ie.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f417ig.rs b/embassy-stm32/src/pac/stm32f417ig.rs index f8e46302..3db62128 100644 --- a/embassy-stm32/src/pac/stm32f417ig.rs +++ b/embassy-stm32/src/pac/stm32f417ig.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f417ve.rs b/embassy-stm32/src/pac/stm32f417ve.rs index f8e46302..3db62128 100644 --- a/embassy-stm32/src/pac/stm32f417ve.rs +++ b/embassy-stm32/src/pac/stm32f417ve.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f417vg.rs b/embassy-stm32/src/pac/stm32f417vg.rs index f8e46302..3db62128 100644 --- a/embassy-stm32/src/pac/stm32f417vg.rs +++ b/embassy-stm32/src/pac/stm32f417vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f417ze.rs b/embassy-stm32/src/pac/stm32f417ze.rs index f8e46302..3db62128 100644 --- a/embassy-stm32/src/pac/stm32f417ze.rs +++ b/embassy-stm32/src/pac/stm32f417ze.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f417zg.rs b/embassy-stm32/src/pac/stm32f417zg.rs index f8e46302..3db62128 100644 --- a/embassy-stm32/src/pac/stm32f417zg.rs +++ b/embassy-stm32/src/pac/stm32f417zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f423ch.rs b/embassy-stm32/src/pac/stm32f423ch.rs index c0bddb16..03601799 100644 --- a/embassy-stm32/src/pac/stm32f423ch.rs +++ b/embassy-stm32/src/pac/stm32f423ch.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f423mh.rs b/embassy-stm32/src/pac/stm32f423mh.rs index c6a327af..d21c2a7c 100644 --- a/embassy-stm32/src/pac/stm32f423mh.rs +++ b/embassy-stm32/src/pac/stm32f423mh.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f423rh.rs b/embassy-stm32/src/pac/stm32f423rh.rs index c6a327af..d21c2a7c 100644 --- a/embassy-stm32/src/pac/stm32f423rh.rs +++ b/embassy-stm32/src/pac/stm32f423rh.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f423vh.rs b/embassy-stm32/src/pac/stm32f423vh.rs index c6a327af..d21c2a7c 100644 --- a/embassy-stm32/src/pac/stm32f423vh.rs +++ b/embassy-stm32/src/pac/stm32f423vh.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f423zh.rs b/embassy-stm32/src/pac/stm32f423zh.rs index c6a327af..d21c2a7c 100644 --- a/embassy-stm32/src/pac/stm32f423zh.rs +++ b/embassy-stm32/src/pac/stm32f423zh.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f427ag.rs b/embassy-stm32/src/pac/stm32f427ag.rs index 847ddd3e..5b239485 100644 --- a/embassy-stm32/src/pac/stm32f427ag.rs +++ b/embassy-stm32/src/pac/stm32f427ag.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f427ai.rs b/embassy-stm32/src/pac/stm32f427ai.rs index 847ddd3e..5b239485 100644 --- a/embassy-stm32/src/pac/stm32f427ai.rs +++ b/embassy-stm32/src/pac/stm32f427ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f427ig.rs b/embassy-stm32/src/pac/stm32f427ig.rs index 89ad349b..1f93ac32 100644 --- a/embassy-stm32/src/pac/stm32f427ig.rs +++ b/embassy-stm32/src/pac/stm32f427ig.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f427ii.rs b/embassy-stm32/src/pac/stm32f427ii.rs index 89ad349b..1f93ac32 100644 --- a/embassy-stm32/src/pac/stm32f427ii.rs +++ b/embassy-stm32/src/pac/stm32f427ii.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f427vg.rs b/embassy-stm32/src/pac/stm32f427vg.rs index 7986a1d2..fc277ee8 100644 --- a/embassy-stm32/src/pac/stm32f427vg.rs +++ b/embassy-stm32/src/pac/stm32f427vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f427vi.rs b/embassy-stm32/src/pac/stm32f427vi.rs index 7986a1d2..fc277ee8 100644 --- a/embassy-stm32/src/pac/stm32f427vi.rs +++ b/embassy-stm32/src/pac/stm32f427vi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f427zg.rs b/embassy-stm32/src/pac/stm32f427zg.rs index 89ad349b..1f93ac32 100644 --- a/embassy-stm32/src/pac/stm32f427zg.rs +++ b/embassy-stm32/src/pac/stm32f427zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f427zi.rs b/embassy-stm32/src/pac/stm32f427zi.rs index 89ad349b..1f93ac32 100644 --- a/embassy-stm32/src/pac/stm32f427zi.rs +++ b/embassy-stm32/src/pac/stm32f427zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f429ag.rs b/embassy-stm32/src/pac/stm32f429ag.rs index bc0f1b5e..3c152fe9 100644 --- a/embassy-stm32/src/pac/stm32f429ag.rs +++ b/embassy-stm32/src/pac/stm32f429ag.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f429ai.rs b/embassy-stm32/src/pac/stm32f429ai.rs index bc0f1b5e..3c152fe9 100644 --- a/embassy-stm32/src/pac/stm32f429ai.rs +++ b/embassy-stm32/src/pac/stm32f429ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f429be.rs b/embassy-stm32/src/pac/stm32f429be.rs index 15bbdbb1..ff31c6c5 100644 --- a/embassy-stm32/src/pac/stm32f429be.rs +++ b/embassy-stm32/src/pac/stm32f429be.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f429bg.rs b/embassy-stm32/src/pac/stm32f429bg.rs index 15bbdbb1..ff31c6c5 100644 --- a/embassy-stm32/src/pac/stm32f429bg.rs +++ b/embassy-stm32/src/pac/stm32f429bg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f429bi.rs b/embassy-stm32/src/pac/stm32f429bi.rs index 15bbdbb1..ff31c6c5 100644 --- a/embassy-stm32/src/pac/stm32f429bi.rs +++ b/embassy-stm32/src/pac/stm32f429bi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f429ie.rs b/embassy-stm32/src/pac/stm32f429ie.rs index 15bbdbb1..ff31c6c5 100644 --- a/embassy-stm32/src/pac/stm32f429ie.rs +++ b/embassy-stm32/src/pac/stm32f429ie.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f429ig.rs b/embassy-stm32/src/pac/stm32f429ig.rs index 15bbdbb1..ff31c6c5 100644 --- a/embassy-stm32/src/pac/stm32f429ig.rs +++ b/embassy-stm32/src/pac/stm32f429ig.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f429ii.rs b/embassy-stm32/src/pac/stm32f429ii.rs index 15bbdbb1..ff31c6c5 100644 --- a/embassy-stm32/src/pac/stm32f429ii.rs +++ b/embassy-stm32/src/pac/stm32f429ii.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f429ne.rs b/embassy-stm32/src/pac/stm32f429ne.rs index 15bbdbb1..ff31c6c5 100644 --- a/embassy-stm32/src/pac/stm32f429ne.rs +++ b/embassy-stm32/src/pac/stm32f429ne.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f429ng.rs b/embassy-stm32/src/pac/stm32f429ng.rs index 15bbdbb1..ff31c6c5 100644 --- a/embassy-stm32/src/pac/stm32f429ng.rs +++ b/embassy-stm32/src/pac/stm32f429ng.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f429ni.rs b/embassy-stm32/src/pac/stm32f429ni.rs index 15bbdbb1..ff31c6c5 100644 --- a/embassy-stm32/src/pac/stm32f429ni.rs +++ b/embassy-stm32/src/pac/stm32f429ni.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f429ve.rs b/embassy-stm32/src/pac/stm32f429ve.rs index ab7908d1..a47d2b4f 100644 --- a/embassy-stm32/src/pac/stm32f429ve.rs +++ b/embassy-stm32/src/pac/stm32f429ve.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f429vg.rs b/embassy-stm32/src/pac/stm32f429vg.rs index ab7908d1..a47d2b4f 100644 --- a/embassy-stm32/src/pac/stm32f429vg.rs +++ b/embassy-stm32/src/pac/stm32f429vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f429vi.rs b/embassy-stm32/src/pac/stm32f429vi.rs index ab7908d1..a47d2b4f 100644 --- a/embassy-stm32/src/pac/stm32f429vi.rs +++ b/embassy-stm32/src/pac/stm32f429vi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f429ze.rs b/embassy-stm32/src/pac/stm32f429ze.rs index 15bbdbb1..ff31c6c5 100644 --- a/embassy-stm32/src/pac/stm32f429ze.rs +++ b/embassy-stm32/src/pac/stm32f429ze.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f429zg.rs b/embassy-stm32/src/pac/stm32f429zg.rs index 15bbdbb1..ff31c6c5 100644 --- a/embassy-stm32/src/pac/stm32f429zg.rs +++ b/embassy-stm32/src/pac/stm32f429zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f429zi.rs b/embassy-stm32/src/pac/stm32f429zi.rs index 15bbdbb1..ff31c6c5 100644 --- a/embassy-stm32/src/pac/stm32f429zi.rs +++ b/embassy-stm32/src/pac/stm32f429zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f437ai.rs b/embassy-stm32/src/pac/stm32f437ai.rs index e9f9533f..7c95ba7a 100644 --- a/embassy-stm32/src/pac/stm32f437ai.rs +++ b/embassy-stm32/src/pac/stm32f437ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f437ig.rs b/embassy-stm32/src/pac/stm32f437ig.rs index ab3111b8..31688d50 100644 --- a/embassy-stm32/src/pac/stm32f437ig.rs +++ b/embassy-stm32/src/pac/stm32f437ig.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f437ii.rs b/embassy-stm32/src/pac/stm32f437ii.rs index ab3111b8..31688d50 100644 --- a/embassy-stm32/src/pac/stm32f437ii.rs +++ b/embassy-stm32/src/pac/stm32f437ii.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f437vg.rs b/embassy-stm32/src/pac/stm32f437vg.rs index 395f3c25..800c6e61 100644 --- a/embassy-stm32/src/pac/stm32f437vg.rs +++ b/embassy-stm32/src/pac/stm32f437vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f437vi.rs b/embassy-stm32/src/pac/stm32f437vi.rs index 395f3c25..800c6e61 100644 --- a/embassy-stm32/src/pac/stm32f437vi.rs +++ b/embassy-stm32/src/pac/stm32f437vi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f437zg.rs b/embassy-stm32/src/pac/stm32f437zg.rs index ab3111b8..31688d50 100644 --- a/embassy-stm32/src/pac/stm32f437zg.rs +++ b/embassy-stm32/src/pac/stm32f437zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f437zi.rs b/embassy-stm32/src/pac/stm32f437zi.rs index ab3111b8..31688d50 100644 --- a/embassy-stm32/src/pac/stm32f437zi.rs +++ b/embassy-stm32/src/pac/stm32f437zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f439ai.rs b/embassy-stm32/src/pac/stm32f439ai.rs index d6772124..10f4cb27 100644 --- a/embassy-stm32/src/pac/stm32f439ai.rs +++ b/embassy-stm32/src/pac/stm32f439ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f439bg.rs b/embassy-stm32/src/pac/stm32f439bg.rs index b0d6fa7d..9d7edc86 100644 --- a/embassy-stm32/src/pac/stm32f439bg.rs +++ b/embassy-stm32/src/pac/stm32f439bg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f439bi.rs b/embassy-stm32/src/pac/stm32f439bi.rs index b0d6fa7d..9d7edc86 100644 --- a/embassy-stm32/src/pac/stm32f439bi.rs +++ b/embassy-stm32/src/pac/stm32f439bi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f439ig.rs b/embassy-stm32/src/pac/stm32f439ig.rs index b0d6fa7d..9d7edc86 100644 --- a/embassy-stm32/src/pac/stm32f439ig.rs +++ b/embassy-stm32/src/pac/stm32f439ig.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f439ii.rs b/embassy-stm32/src/pac/stm32f439ii.rs index b0d6fa7d..9d7edc86 100644 --- a/embassy-stm32/src/pac/stm32f439ii.rs +++ b/embassy-stm32/src/pac/stm32f439ii.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f439ng.rs b/embassy-stm32/src/pac/stm32f439ng.rs index b0d6fa7d..9d7edc86 100644 --- a/embassy-stm32/src/pac/stm32f439ng.rs +++ b/embassy-stm32/src/pac/stm32f439ng.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f439ni.rs b/embassy-stm32/src/pac/stm32f439ni.rs index b0d6fa7d..9d7edc86 100644 --- a/embassy-stm32/src/pac/stm32f439ni.rs +++ b/embassy-stm32/src/pac/stm32f439ni.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f439vg.rs b/embassy-stm32/src/pac/stm32f439vg.rs index 037f67b9..eee391ec 100644 --- a/embassy-stm32/src/pac/stm32f439vg.rs +++ b/embassy-stm32/src/pac/stm32f439vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f439vi.rs b/embassy-stm32/src/pac/stm32f439vi.rs index 037f67b9..eee391ec 100644 --- a/embassy-stm32/src/pac/stm32f439vi.rs +++ b/embassy-stm32/src/pac/stm32f439vi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f439zg.rs b/embassy-stm32/src/pac/stm32f439zg.rs index b0d6fa7d..9d7edc86 100644 --- a/embassy-stm32/src/pac/stm32f439zg.rs +++ b/embassy-stm32/src/pac/stm32f439zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f439zi.rs b/embassy-stm32/src/pac/stm32f439zi.rs index b0d6fa7d..9d7edc86 100644 --- a/embassy-stm32/src/pac/stm32f439zi.rs +++ b/embassy-stm32/src/pac/stm32f439zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f446mc.rs b/embassy-stm32/src/pac/stm32f446mc.rs index 9fe1c27c..4e8597fc 100644 --- a/embassy-stm32/src/pac/stm32f446mc.rs +++ b/embassy-stm32/src/pac/stm32f446mc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f446me.rs b/embassy-stm32/src/pac/stm32f446me.rs index 9fe1c27c..4e8597fc 100644 --- a/embassy-stm32/src/pac/stm32f446me.rs +++ b/embassy-stm32/src/pac/stm32f446me.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f446rc.rs b/embassy-stm32/src/pac/stm32f446rc.rs index 87913b05..64fc1dbb 100644 --- a/embassy-stm32/src/pac/stm32f446rc.rs +++ b/embassy-stm32/src/pac/stm32f446rc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f446re.rs b/embassy-stm32/src/pac/stm32f446re.rs index 87913b05..64fc1dbb 100644 --- a/embassy-stm32/src/pac/stm32f446re.rs +++ b/embassy-stm32/src/pac/stm32f446re.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f446vc.rs b/embassy-stm32/src/pac/stm32f446vc.rs index 9fe1c27c..4e8597fc 100644 --- a/embassy-stm32/src/pac/stm32f446vc.rs +++ b/embassy-stm32/src/pac/stm32f446vc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f446ve.rs b/embassy-stm32/src/pac/stm32f446ve.rs index 9fe1c27c..4e8597fc 100644 --- a/embassy-stm32/src/pac/stm32f446ve.rs +++ b/embassy-stm32/src/pac/stm32f446ve.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f446zc.rs b/embassy-stm32/src/pac/stm32f446zc.rs index 9fe1c27c..4e8597fc 100644 --- a/embassy-stm32/src/pac/stm32f446zc.rs +++ b/embassy-stm32/src/pac/stm32f446zc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f446ze.rs b/embassy-stm32/src/pac/stm32f446ze.rs index 9fe1c27c..4e8597fc 100644 --- a/embassy-stm32/src/pac/stm32f446ze.rs +++ b/embassy-stm32/src/pac/stm32f446ze.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f469ae.rs b/embassy-stm32/src/pac/stm32f469ae.rs index d3821cf9..669ceb41 100644 --- a/embassy-stm32/src/pac/stm32f469ae.rs +++ b/embassy-stm32/src/pac/stm32f469ae.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f469ag.rs b/embassy-stm32/src/pac/stm32f469ag.rs index d3821cf9..669ceb41 100644 --- a/embassy-stm32/src/pac/stm32f469ag.rs +++ b/embassy-stm32/src/pac/stm32f469ag.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f469ai.rs b/embassy-stm32/src/pac/stm32f469ai.rs index d3821cf9..669ceb41 100644 --- a/embassy-stm32/src/pac/stm32f469ai.rs +++ b/embassy-stm32/src/pac/stm32f469ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f469be.rs b/embassy-stm32/src/pac/stm32f469be.rs index d3821cf9..669ceb41 100644 --- a/embassy-stm32/src/pac/stm32f469be.rs +++ b/embassy-stm32/src/pac/stm32f469be.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f469bg.rs b/embassy-stm32/src/pac/stm32f469bg.rs index d3821cf9..669ceb41 100644 --- a/embassy-stm32/src/pac/stm32f469bg.rs +++ b/embassy-stm32/src/pac/stm32f469bg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f469bi.rs b/embassy-stm32/src/pac/stm32f469bi.rs index d3821cf9..669ceb41 100644 --- a/embassy-stm32/src/pac/stm32f469bi.rs +++ b/embassy-stm32/src/pac/stm32f469bi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f469ie.rs b/embassy-stm32/src/pac/stm32f469ie.rs index d3821cf9..669ceb41 100644 --- a/embassy-stm32/src/pac/stm32f469ie.rs +++ b/embassy-stm32/src/pac/stm32f469ie.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f469ig.rs b/embassy-stm32/src/pac/stm32f469ig.rs index d3821cf9..669ceb41 100644 --- a/embassy-stm32/src/pac/stm32f469ig.rs +++ b/embassy-stm32/src/pac/stm32f469ig.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f469ii.rs b/embassy-stm32/src/pac/stm32f469ii.rs index d3821cf9..669ceb41 100644 --- a/embassy-stm32/src/pac/stm32f469ii.rs +++ b/embassy-stm32/src/pac/stm32f469ii.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f469ne.rs b/embassy-stm32/src/pac/stm32f469ne.rs index d3821cf9..669ceb41 100644 --- a/embassy-stm32/src/pac/stm32f469ne.rs +++ b/embassy-stm32/src/pac/stm32f469ne.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f469ng.rs b/embassy-stm32/src/pac/stm32f469ng.rs index d3821cf9..669ceb41 100644 --- a/embassy-stm32/src/pac/stm32f469ng.rs +++ b/embassy-stm32/src/pac/stm32f469ng.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f469ni.rs b/embassy-stm32/src/pac/stm32f469ni.rs index d3821cf9..669ceb41 100644 --- a/embassy-stm32/src/pac/stm32f469ni.rs +++ b/embassy-stm32/src/pac/stm32f469ni.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f469ve.rs b/embassy-stm32/src/pac/stm32f469ve.rs index d3821cf9..669ceb41 100644 --- a/embassy-stm32/src/pac/stm32f469ve.rs +++ b/embassy-stm32/src/pac/stm32f469ve.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f469vg.rs b/embassy-stm32/src/pac/stm32f469vg.rs index d3821cf9..669ceb41 100644 --- a/embassy-stm32/src/pac/stm32f469vg.rs +++ b/embassy-stm32/src/pac/stm32f469vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f469vi.rs b/embassy-stm32/src/pac/stm32f469vi.rs index d3821cf9..669ceb41 100644 --- a/embassy-stm32/src/pac/stm32f469vi.rs +++ b/embassy-stm32/src/pac/stm32f469vi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f469ze.rs b/embassy-stm32/src/pac/stm32f469ze.rs index d3821cf9..669ceb41 100644 --- a/embassy-stm32/src/pac/stm32f469ze.rs +++ b/embassy-stm32/src/pac/stm32f469ze.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f469zg.rs b/embassy-stm32/src/pac/stm32f469zg.rs index d3821cf9..669ceb41 100644 --- a/embassy-stm32/src/pac/stm32f469zg.rs +++ b/embassy-stm32/src/pac/stm32f469zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f469zi.rs b/embassy-stm32/src/pac/stm32f469zi.rs index d3821cf9..669ceb41 100644 --- a/embassy-stm32/src/pac/stm32f469zi.rs +++ b/embassy-stm32/src/pac/stm32f469zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f479ag.rs b/embassy-stm32/src/pac/stm32f479ag.rs index 21c5647d..59df72c2 100644 --- a/embassy-stm32/src/pac/stm32f479ag.rs +++ b/embassy-stm32/src/pac/stm32f479ag.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f479ai.rs b/embassy-stm32/src/pac/stm32f479ai.rs index 21c5647d..59df72c2 100644 --- a/embassy-stm32/src/pac/stm32f479ai.rs +++ b/embassy-stm32/src/pac/stm32f479ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f479bg.rs b/embassy-stm32/src/pac/stm32f479bg.rs index 21c5647d..59df72c2 100644 --- a/embassy-stm32/src/pac/stm32f479bg.rs +++ b/embassy-stm32/src/pac/stm32f479bg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f479bi.rs b/embassy-stm32/src/pac/stm32f479bi.rs index 21c5647d..59df72c2 100644 --- a/embassy-stm32/src/pac/stm32f479bi.rs +++ b/embassy-stm32/src/pac/stm32f479bi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f479ig.rs b/embassy-stm32/src/pac/stm32f479ig.rs index 21c5647d..59df72c2 100644 --- a/embassy-stm32/src/pac/stm32f479ig.rs +++ b/embassy-stm32/src/pac/stm32f479ig.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f479ii.rs b/embassy-stm32/src/pac/stm32f479ii.rs index 21c5647d..59df72c2 100644 --- a/embassy-stm32/src/pac/stm32f479ii.rs +++ b/embassy-stm32/src/pac/stm32f479ii.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f479ng.rs b/embassy-stm32/src/pac/stm32f479ng.rs index 21c5647d..59df72c2 100644 --- a/embassy-stm32/src/pac/stm32f479ng.rs +++ b/embassy-stm32/src/pac/stm32f479ng.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f479ni.rs b/embassy-stm32/src/pac/stm32f479ni.rs index 21c5647d..59df72c2 100644 --- a/embassy-stm32/src/pac/stm32f479ni.rs +++ b/embassy-stm32/src/pac/stm32f479ni.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f479vg.rs b/embassy-stm32/src/pac/stm32f479vg.rs index 21c5647d..59df72c2 100644 --- a/embassy-stm32/src/pac/stm32f479vg.rs +++ b/embassy-stm32/src/pac/stm32f479vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f479vi.rs b/embassy-stm32/src/pac/stm32f479vi.rs index 21c5647d..59df72c2 100644 --- a/embassy-stm32/src/pac/stm32f479vi.rs +++ b/embassy-stm32/src/pac/stm32f479vi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f479zg.rs b/embassy-stm32/src/pac/stm32f479zg.rs index 21c5647d..59df72c2 100644 --- a/embassy-stm32/src/pac/stm32f479zg.rs +++ b/embassy-stm32/src/pac/stm32f479zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32f479zi.rs b/embassy-stm32/src/pac/stm32f479zi.rs index 21c5647d..59df72c2 100644 --- a/embassy-stm32/src/pac/stm32f479zi.rs +++ b/embassy-stm32/src/pac/stm32f479zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x40020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40026000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40026400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40013c00 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x40020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h723ve.rs b/embassy-stm32/src/pac/stm32h723ve.rs index d8f59a68..aedcde8e 100644 --- a/embassy-stm32/src/pac/stm32h723ve.rs +++ b/embassy-stm32/src/pac/stm32h723ve.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h723vg.rs b/embassy-stm32/src/pac/stm32h723vg.rs index d8f59a68..aedcde8e 100644 --- a/embassy-stm32/src/pac/stm32h723vg.rs +++ b/embassy-stm32/src/pac/stm32h723vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h723ze.rs b/embassy-stm32/src/pac/stm32h723ze.rs index d8f59a68..aedcde8e 100644 --- a/embassy-stm32/src/pac/stm32h723ze.rs +++ b/embassy-stm32/src/pac/stm32h723ze.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h723zg.rs b/embassy-stm32/src/pac/stm32h723zg.rs index d8f59a68..aedcde8e 100644 --- a/embassy-stm32/src/pac/stm32h723zg.rs +++ b/embassy-stm32/src/pac/stm32h723zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h725ae.rs b/embassy-stm32/src/pac/stm32h725ae.rs index d8f59a68..aedcde8e 100644 --- a/embassy-stm32/src/pac/stm32h725ae.rs +++ b/embassy-stm32/src/pac/stm32h725ae.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h725ag.rs b/embassy-stm32/src/pac/stm32h725ag.rs index d8f59a68..aedcde8e 100644 --- a/embassy-stm32/src/pac/stm32h725ag.rs +++ b/embassy-stm32/src/pac/stm32h725ag.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h725ie.rs b/embassy-stm32/src/pac/stm32h725ie.rs index d8f59a68..aedcde8e 100644 --- a/embassy-stm32/src/pac/stm32h725ie.rs +++ b/embassy-stm32/src/pac/stm32h725ie.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h725ig.rs b/embassy-stm32/src/pac/stm32h725ig.rs index d8f59a68..aedcde8e 100644 --- a/embassy-stm32/src/pac/stm32h725ig.rs +++ b/embassy-stm32/src/pac/stm32h725ig.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h725re.rs b/embassy-stm32/src/pac/stm32h725re.rs index d8f59a68..aedcde8e 100644 --- a/embassy-stm32/src/pac/stm32h725re.rs +++ b/embassy-stm32/src/pac/stm32h725re.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h725rg.rs b/embassy-stm32/src/pac/stm32h725rg.rs index d8f59a68..aedcde8e 100644 --- a/embassy-stm32/src/pac/stm32h725rg.rs +++ b/embassy-stm32/src/pac/stm32h725rg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h725ve.rs b/embassy-stm32/src/pac/stm32h725ve.rs index d8f59a68..aedcde8e 100644 --- a/embassy-stm32/src/pac/stm32h725ve.rs +++ b/embassy-stm32/src/pac/stm32h725ve.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h725vg.rs b/embassy-stm32/src/pac/stm32h725vg.rs index d8f59a68..aedcde8e 100644 --- a/embassy-stm32/src/pac/stm32h725vg.rs +++ b/embassy-stm32/src/pac/stm32h725vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h725ze.rs b/embassy-stm32/src/pac/stm32h725ze.rs index d8f59a68..aedcde8e 100644 --- a/embassy-stm32/src/pac/stm32h725ze.rs +++ b/embassy-stm32/src/pac/stm32h725ze.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h725zg.rs b/embassy-stm32/src/pac/stm32h725zg.rs index d8f59a68..aedcde8e 100644 --- a/embassy-stm32/src/pac/stm32h725zg.rs +++ b/embassy-stm32/src/pac/stm32h725zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h730ab.rs b/embassy-stm32/src/pac/stm32h730ab.rs index f6a5cc00..589a1fd0 100644 --- a/embassy-stm32/src/pac/stm32h730ab.rs +++ b/embassy-stm32/src/pac/stm32h730ab.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h730ib.rs b/embassy-stm32/src/pac/stm32h730ib.rs index f6a5cc00..589a1fd0 100644 --- a/embassy-stm32/src/pac/stm32h730ib.rs +++ b/embassy-stm32/src/pac/stm32h730ib.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h730vb.rs b/embassy-stm32/src/pac/stm32h730vb.rs index f6a5cc00..589a1fd0 100644 --- a/embassy-stm32/src/pac/stm32h730vb.rs +++ b/embassy-stm32/src/pac/stm32h730vb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h730zb.rs b/embassy-stm32/src/pac/stm32h730zb.rs index f6a5cc00..589a1fd0 100644 --- a/embassy-stm32/src/pac/stm32h730zb.rs +++ b/embassy-stm32/src/pac/stm32h730zb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h733vg.rs b/embassy-stm32/src/pac/stm32h733vg.rs index f6a5cc00..589a1fd0 100644 --- a/embassy-stm32/src/pac/stm32h733vg.rs +++ b/embassy-stm32/src/pac/stm32h733vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h733zg.rs b/embassy-stm32/src/pac/stm32h733zg.rs index f6a5cc00..589a1fd0 100644 --- a/embassy-stm32/src/pac/stm32h733zg.rs +++ b/embassy-stm32/src/pac/stm32h733zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h735ag.rs b/embassy-stm32/src/pac/stm32h735ag.rs index f6a5cc00..589a1fd0 100644 --- a/embassy-stm32/src/pac/stm32h735ag.rs +++ b/embassy-stm32/src/pac/stm32h735ag.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h735ig.rs b/embassy-stm32/src/pac/stm32h735ig.rs index f6a5cc00..589a1fd0 100644 --- a/embassy-stm32/src/pac/stm32h735ig.rs +++ b/embassy-stm32/src/pac/stm32h735ig.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h735rg.rs b/embassy-stm32/src/pac/stm32h735rg.rs index f6a5cc00..589a1fd0 100644 --- a/embassy-stm32/src/pac/stm32h735rg.rs +++ b/embassy-stm32/src/pac/stm32h735rg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h735vg.rs b/embassy-stm32/src/pac/stm32h735vg.rs index f6a5cc00..589a1fd0 100644 --- a/embassy-stm32/src/pac/stm32h735vg.rs +++ b/embassy-stm32/src/pac/stm32h735vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h735zg.rs b/embassy-stm32/src/pac/stm32h735zg.rs index f6a5cc00..589a1fd0 100644 --- a/embassy-stm32/src/pac/stm32h735zg.rs +++ b/embassy-stm32/src/pac/stm32h735zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h742ag.rs b/embassy-stm32/src/pac/stm32h742ag.rs index cf23787d..6277a595 100644 --- a/embassy-stm32/src/pac/stm32h742ag.rs +++ b/embassy-stm32/src/pac/stm32h742ag.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h742ai.rs b/embassy-stm32/src/pac/stm32h742ai.rs index cf23787d..6277a595 100644 --- a/embassy-stm32/src/pac/stm32h742ai.rs +++ b/embassy-stm32/src/pac/stm32h742ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h742bg.rs b/embassy-stm32/src/pac/stm32h742bg.rs index cf23787d..6277a595 100644 --- a/embassy-stm32/src/pac/stm32h742bg.rs +++ b/embassy-stm32/src/pac/stm32h742bg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h742bi.rs b/embassy-stm32/src/pac/stm32h742bi.rs index cf23787d..6277a595 100644 --- a/embassy-stm32/src/pac/stm32h742bi.rs +++ b/embassy-stm32/src/pac/stm32h742bi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h742ig.rs b/embassy-stm32/src/pac/stm32h742ig.rs index cf23787d..6277a595 100644 --- a/embassy-stm32/src/pac/stm32h742ig.rs +++ b/embassy-stm32/src/pac/stm32h742ig.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h742ii.rs b/embassy-stm32/src/pac/stm32h742ii.rs index cf23787d..6277a595 100644 --- a/embassy-stm32/src/pac/stm32h742ii.rs +++ b/embassy-stm32/src/pac/stm32h742ii.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h742vg.rs b/embassy-stm32/src/pac/stm32h742vg.rs index cf23787d..6277a595 100644 --- a/embassy-stm32/src/pac/stm32h742vg.rs +++ b/embassy-stm32/src/pac/stm32h742vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h742vi.rs b/embassy-stm32/src/pac/stm32h742vi.rs index cf23787d..6277a595 100644 --- a/embassy-stm32/src/pac/stm32h742vi.rs +++ b/embassy-stm32/src/pac/stm32h742vi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h742xg.rs b/embassy-stm32/src/pac/stm32h742xg.rs index cf23787d..6277a595 100644 --- a/embassy-stm32/src/pac/stm32h742xg.rs +++ b/embassy-stm32/src/pac/stm32h742xg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h742xi.rs b/embassy-stm32/src/pac/stm32h742xi.rs index cf23787d..6277a595 100644 --- a/embassy-stm32/src/pac/stm32h742xi.rs +++ b/embassy-stm32/src/pac/stm32h742xi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h742zg.rs b/embassy-stm32/src/pac/stm32h742zg.rs index cf23787d..6277a595 100644 --- a/embassy-stm32/src/pac/stm32h742zg.rs +++ b/embassy-stm32/src/pac/stm32h742zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h742zi.rs b/embassy-stm32/src/pac/stm32h742zi.rs index cf23787d..6277a595 100644 --- a/embassy-stm32/src/pac/stm32h742zi.rs +++ b/embassy-stm32/src/pac/stm32h742zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h743ag.rs b/embassy-stm32/src/pac/stm32h743ag.rs index d9dd3def..47e811b4 100644 --- a/embassy-stm32/src/pac/stm32h743ag.rs +++ b/embassy-stm32/src/pac/stm32h743ag.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h743ai.rs b/embassy-stm32/src/pac/stm32h743ai.rs index d9dd3def..47e811b4 100644 --- a/embassy-stm32/src/pac/stm32h743ai.rs +++ b/embassy-stm32/src/pac/stm32h743ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h743bg.rs b/embassy-stm32/src/pac/stm32h743bg.rs index d9dd3def..47e811b4 100644 --- a/embassy-stm32/src/pac/stm32h743bg.rs +++ b/embassy-stm32/src/pac/stm32h743bg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h743bi.rs b/embassy-stm32/src/pac/stm32h743bi.rs index d9dd3def..47e811b4 100644 --- a/embassy-stm32/src/pac/stm32h743bi.rs +++ b/embassy-stm32/src/pac/stm32h743bi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h743ig.rs b/embassy-stm32/src/pac/stm32h743ig.rs index d9dd3def..47e811b4 100644 --- a/embassy-stm32/src/pac/stm32h743ig.rs +++ b/embassy-stm32/src/pac/stm32h743ig.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h743ii.rs b/embassy-stm32/src/pac/stm32h743ii.rs index d9dd3def..47e811b4 100644 --- a/embassy-stm32/src/pac/stm32h743ii.rs +++ b/embassy-stm32/src/pac/stm32h743ii.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h743vg.rs b/embassy-stm32/src/pac/stm32h743vg.rs index d9dd3def..47e811b4 100644 --- a/embassy-stm32/src/pac/stm32h743vg.rs +++ b/embassy-stm32/src/pac/stm32h743vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h743vi.rs b/embassy-stm32/src/pac/stm32h743vi.rs index d9dd3def..47e811b4 100644 --- a/embassy-stm32/src/pac/stm32h743vi.rs +++ b/embassy-stm32/src/pac/stm32h743vi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h743xg.rs b/embassy-stm32/src/pac/stm32h743xg.rs index d9dd3def..47e811b4 100644 --- a/embassy-stm32/src/pac/stm32h743xg.rs +++ b/embassy-stm32/src/pac/stm32h743xg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h743xi.rs b/embassy-stm32/src/pac/stm32h743xi.rs index d9dd3def..47e811b4 100644 --- a/embassy-stm32/src/pac/stm32h743xi.rs +++ b/embassy-stm32/src/pac/stm32h743xi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h743zg.rs b/embassy-stm32/src/pac/stm32h743zg.rs index d9dd3def..47e811b4 100644 --- a/embassy-stm32/src/pac/stm32h743zg.rs +++ b/embassy-stm32/src/pac/stm32h743zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h743zi.rs b/embassy-stm32/src/pac/stm32h743zi.rs index d9dd3def..47e811b4 100644 --- a/embassy-stm32/src/pac/stm32h743zi.rs +++ b/embassy-stm32/src/pac/stm32h743zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h745bg.rs b/embassy-stm32/src/pac/stm32h745bg.rs index 2133cfaf..3a92848f 100644 --- a/embassy-stm32/src/pac/stm32h745bg.rs +++ b/embassy-stm32/src/pac/stm32h745bg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h745bi.rs b/embassy-stm32/src/pac/stm32h745bi.rs index 2133cfaf..3a92848f 100644 --- a/embassy-stm32/src/pac/stm32h745bi.rs +++ b/embassy-stm32/src/pac/stm32h745bi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h745ig.rs b/embassy-stm32/src/pac/stm32h745ig.rs index 2133cfaf..3a92848f 100644 --- a/embassy-stm32/src/pac/stm32h745ig.rs +++ b/embassy-stm32/src/pac/stm32h745ig.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h745ii.rs b/embassy-stm32/src/pac/stm32h745ii.rs index 2133cfaf..3a92848f 100644 --- a/embassy-stm32/src/pac/stm32h745ii.rs +++ b/embassy-stm32/src/pac/stm32h745ii.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h745xg.rs b/embassy-stm32/src/pac/stm32h745xg.rs index 2133cfaf..3a92848f 100644 --- a/embassy-stm32/src/pac/stm32h745xg.rs +++ b/embassy-stm32/src/pac/stm32h745xg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h745xi.rs b/embassy-stm32/src/pac/stm32h745xi.rs index 2133cfaf..3a92848f 100644 --- a/embassy-stm32/src/pac/stm32h745xi.rs +++ b/embassy-stm32/src/pac/stm32h745xi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h745zg.rs b/embassy-stm32/src/pac/stm32h745zg.rs index 2133cfaf..3a92848f 100644 --- a/embassy-stm32/src/pac/stm32h745zg.rs +++ b/embassy-stm32/src/pac/stm32h745zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h745zi.rs b/embassy-stm32/src/pac/stm32h745zi.rs index 2133cfaf..3a92848f 100644 --- a/embassy-stm32/src/pac/stm32h745zi.rs +++ b/embassy-stm32/src/pac/stm32h745zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h747ag.rs b/embassy-stm32/src/pac/stm32h747ag.rs index 04ba7f39..ade3d41d 100644 --- a/embassy-stm32/src/pac/stm32h747ag.rs +++ b/embassy-stm32/src/pac/stm32h747ag.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h747ai.rs b/embassy-stm32/src/pac/stm32h747ai.rs index 04ba7f39..ade3d41d 100644 --- a/embassy-stm32/src/pac/stm32h747ai.rs +++ b/embassy-stm32/src/pac/stm32h747ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h747bg.rs b/embassy-stm32/src/pac/stm32h747bg.rs index 04ba7f39..ade3d41d 100644 --- a/embassy-stm32/src/pac/stm32h747bg.rs +++ b/embassy-stm32/src/pac/stm32h747bg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h747bi.rs b/embassy-stm32/src/pac/stm32h747bi.rs index 04ba7f39..ade3d41d 100644 --- a/embassy-stm32/src/pac/stm32h747bi.rs +++ b/embassy-stm32/src/pac/stm32h747bi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h747ig.rs b/embassy-stm32/src/pac/stm32h747ig.rs index 04ba7f39..ade3d41d 100644 --- a/embassy-stm32/src/pac/stm32h747ig.rs +++ b/embassy-stm32/src/pac/stm32h747ig.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h747ii.rs b/embassy-stm32/src/pac/stm32h747ii.rs index 04ba7f39..ade3d41d 100644 --- a/embassy-stm32/src/pac/stm32h747ii.rs +++ b/embassy-stm32/src/pac/stm32h747ii.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h747xg.rs b/embassy-stm32/src/pac/stm32h747xg.rs index 04ba7f39..ade3d41d 100644 --- a/embassy-stm32/src/pac/stm32h747xg.rs +++ b/embassy-stm32/src/pac/stm32h747xg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h747xi.rs b/embassy-stm32/src/pac/stm32h747xi.rs index 04ba7f39..ade3d41d 100644 --- a/embassy-stm32/src/pac/stm32h747xi.rs +++ b/embassy-stm32/src/pac/stm32h747xi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h747zi.rs b/embassy-stm32/src/pac/stm32h747zi.rs index 04ba7f39..ade3d41d 100644 --- a/embassy-stm32/src/pac/stm32h747zi.rs +++ b/embassy-stm32/src/pac/stm32h747zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h750ib.rs b/embassy-stm32/src/pac/stm32h750ib.rs index d17f766e..cfaf3608 100644 --- a/embassy-stm32/src/pac/stm32h750ib.rs +++ b/embassy-stm32/src/pac/stm32h750ib.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h750vb.rs b/embassy-stm32/src/pac/stm32h750vb.rs index d17f766e..cfaf3608 100644 --- a/embassy-stm32/src/pac/stm32h750vb.rs +++ b/embassy-stm32/src/pac/stm32h750vb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h750xb.rs b/embassy-stm32/src/pac/stm32h750xb.rs index d17f766e..cfaf3608 100644 --- a/embassy-stm32/src/pac/stm32h750xb.rs +++ b/embassy-stm32/src/pac/stm32h750xb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h750zb.rs b/embassy-stm32/src/pac/stm32h750zb.rs index d17f766e..cfaf3608 100644 --- a/embassy-stm32/src/pac/stm32h750zb.rs +++ b/embassy-stm32/src/pac/stm32h750zb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h753ai.rs b/embassy-stm32/src/pac/stm32h753ai.rs index d17f766e..cfaf3608 100644 --- a/embassy-stm32/src/pac/stm32h753ai.rs +++ b/embassy-stm32/src/pac/stm32h753ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h753bi.rs b/embassy-stm32/src/pac/stm32h753bi.rs index d17f766e..cfaf3608 100644 --- a/embassy-stm32/src/pac/stm32h753bi.rs +++ b/embassy-stm32/src/pac/stm32h753bi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h753ii.rs b/embassy-stm32/src/pac/stm32h753ii.rs index d17f766e..cfaf3608 100644 --- a/embassy-stm32/src/pac/stm32h753ii.rs +++ b/embassy-stm32/src/pac/stm32h753ii.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h753vi.rs b/embassy-stm32/src/pac/stm32h753vi.rs index d17f766e..cfaf3608 100644 --- a/embassy-stm32/src/pac/stm32h753vi.rs +++ b/embassy-stm32/src/pac/stm32h753vi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h753xi.rs b/embassy-stm32/src/pac/stm32h753xi.rs index d17f766e..cfaf3608 100644 --- a/embassy-stm32/src/pac/stm32h753xi.rs +++ b/embassy-stm32/src/pac/stm32h753xi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h753zi.rs b/embassy-stm32/src/pac/stm32h753zi.rs index d17f766e..cfaf3608 100644 --- a/embassy-stm32/src/pac/stm32h753zi.rs +++ b/embassy-stm32/src/pac/stm32h753zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h755bi.rs b/embassy-stm32/src/pac/stm32h755bi.rs index a7c55f04..673440d2 100644 --- a/embassy-stm32/src/pac/stm32h755bi.rs +++ b/embassy-stm32/src/pac/stm32h755bi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h755ii.rs b/embassy-stm32/src/pac/stm32h755ii.rs index a7c55f04..673440d2 100644 --- a/embassy-stm32/src/pac/stm32h755ii.rs +++ b/embassy-stm32/src/pac/stm32h755ii.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h755xi.rs b/embassy-stm32/src/pac/stm32h755xi.rs index a7c55f04..673440d2 100644 --- a/embassy-stm32/src/pac/stm32h755xi.rs +++ b/embassy-stm32/src/pac/stm32h755xi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h755zi.rs b/embassy-stm32/src/pac/stm32h755zi.rs index a7c55f04..673440d2 100644 --- a/embassy-stm32/src/pac/stm32h755zi.rs +++ b/embassy-stm32/src/pac/stm32h755zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h757ai.rs b/embassy-stm32/src/pac/stm32h757ai.rs index 3a139b29..66057ae0 100644 --- a/embassy-stm32/src/pac/stm32h757ai.rs +++ b/embassy-stm32/src/pac/stm32h757ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h757bi.rs b/embassy-stm32/src/pac/stm32h757bi.rs index 3a139b29..66057ae0 100644 --- a/embassy-stm32/src/pac/stm32h757bi.rs +++ b/embassy-stm32/src/pac/stm32h757bi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h757ii.rs b/embassy-stm32/src/pac/stm32h757ii.rs index 3a139b29..66057ae0 100644 --- a/embassy-stm32/src/pac/stm32h757ii.rs +++ b/embassy-stm32/src/pac/stm32h757ii.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h757xi.rs b/embassy-stm32/src/pac/stm32h757xi.rs index 3a139b29..66057ae0 100644 --- a/embassy-stm32/src/pac/stm32h757xi.rs +++ b/embassy-stm32/src/pac/stm32h757xi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h757zi.rs b/embassy-stm32/src/pac/stm32h757zi.rs index 3a139b29..66057ae0 100644 --- a/embassy-stm32/src/pac/stm32h757zi.rs +++ b/embassy-stm32/src/pac/stm32h757zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7a3ag.rs b/embassy-stm32/src/pac/stm32h7a3ag.rs index 60ff2813..cc3b10a9 100644 --- a/embassy-stm32/src/pac/stm32h7a3ag.rs +++ b/embassy-stm32/src/pac/stm32h7a3ag.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7a3ai.rs b/embassy-stm32/src/pac/stm32h7a3ai.rs index 60ff2813..cc3b10a9 100644 --- a/embassy-stm32/src/pac/stm32h7a3ai.rs +++ b/embassy-stm32/src/pac/stm32h7a3ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7a3ig.rs b/embassy-stm32/src/pac/stm32h7a3ig.rs index 60ff2813..cc3b10a9 100644 --- a/embassy-stm32/src/pac/stm32h7a3ig.rs +++ b/embassy-stm32/src/pac/stm32h7a3ig.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7a3ii.rs b/embassy-stm32/src/pac/stm32h7a3ii.rs index 60ff2813..cc3b10a9 100644 --- a/embassy-stm32/src/pac/stm32h7a3ii.rs +++ b/embassy-stm32/src/pac/stm32h7a3ii.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7a3lg.rs b/embassy-stm32/src/pac/stm32h7a3lg.rs index 60ff2813..cc3b10a9 100644 --- a/embassy-stm32/src/pac/stm32h7a3lg.rs +++ b/embassy-stm32/src/pac/stm32h7a3lg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7a3li.rs b/embassy-stm32/src/pac/stm32h7a3li.rs index 60ff2813..cc3b10a9 100644 --- a/embassy-stm32/src/pac/stm32h7a3li.rs +++ b/embassy-stm32/src/pac/stm32h7a3li.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7a3ng.rs b/embassy-stm32/src/pac/stm32h7a3ng.rs index 60ff2813..cc3b10a9 100644 --- a/embassy-stm32/src/pac/stm32h7a3ng.rs +++ b/embassy-stm32/src/pac/stm32h7a3ng.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7a3ni.rs b/embassy-stm32/src/pac/stm32h7a3ni.rs index 60ff2813..cc3b10a9 100644 --- a/embassy-stm32/src/pac/stm32h7a3ni.rs +++ b/embassy-stm32/src/pac/stm32h7a3ni.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7a3qi.rs b/embassy-stm32/src/pac/stm32h7a3qi.rs index 60ff2813..cc3b10a9 100644 --- a/embassy-stm32/src/pac/stm32h7a3qi.rs +++ b/embassy-stm32/src/pac/stm32h7a3qi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7a3rg.rs b/embassy-stm32/src/pac/stm32h7a3rg.rs index 60ff2813..cc3b10a9 100644 --- a/embassy-stm32/src/pac/stm32h7a3rg.rs +++ b/embassy-stm32/src/pac/stm32h7a3rg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7a3ri.rs b/embassy-stm32/src/pac/stm32h7a3ri.rs index 60ff2813..cc3b10a9 100644 --- a/embassy-stm32/src/pac/stm32h7a3ri.rs +++ b/embassy-stm32/src/pac/stm32h7a3ri.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7a3vg.rs b/embassy-stm32/src/pac/stm32h7a3vg.rs index 60ff2813..cc3b10a9 100644 --- a/embassy-stm32/src/pac/stm32h7a3vg.rs +++ b/embassy-stm32/src/pac/stm32h7a3vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7a3vi.rs b/embassy-stm32/src/pac/stm32h7a3vi.rs index 60ff2813..cc3b10a9 100644 --- a/embassy-stm32/src/pac/stm32h7a3vi.rs +++ b/embassy-stm32/src/pac/stm32h7a3vi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7a3zg.rs b/embassy-stm32/src/pac/stm32h7a3zg.rs index 60ff2813..cc3b10a9 100644 --- a/embassy-stm32/src/pac/stm32h7a3zg.rs +++ b/embassy-stm32/src/pac/stm32h7a3zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7a3zi.rs b/embassy-stm32/src/pac/stm32h7a3zi.rs index 60ff2813..cc3b10a9 100644 --- a/embassy-stm32/src/pac/stm32h7a3zi.rs +++ b/embassy-stm32/src/pac/stm32h7a3zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7b0ab.rs b/embassy-stm32/src/pac/stm32h7b0ab.rs index a9ef1385..cba2c71b 100644 --- a/embassy-stm32/src/pac/stm32h7b0ab.rs +++ b/embassy-stm32/src/pac/stm32h7b0ab.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7b0ib.rs b/embassy-stm32/src/pac/stm32h7b0ib.rs index a9ef1385..cba2c71b 100644 --- a/embassy-stm32/src/pac/stm32h7b0ib.rs +++ b/embassy-stm32/src/pac/stm32h7b0ib.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7b0rb.rs b/embassy-stm32/src/pac/stm32h7b0rb.rs index a9ef1385..cba2c71b 100644 --- a/embassy-stm32/src/pac/stm32h7b0rb.rs +++ b/embassy-stm32/src/pac/stm32h7b0rb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7b0vb.rs b/embassy-stm32/src/pac/stm32h7b0vb.rs index a9ef1385..cba2c71b 100644 --- a/embassy-stm32/src/pac/stm32h7b0vb.rs +++ b/embassy-stm32/src/pac/stm32h7b0vb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7b0zb.rs b/embassy-stm32/src/pac/stm32h7b0zb.rs index a9ef1385..cba2c71b 100644 --- a/embassy-stm32/src/pac/stm32h7b0zb.rs +++ b/embassy-stm32/src/pac/stm32h7b0zb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7b3ai.rs b/embassy-stm32/src/pac/stm32h7b3ai.rs index a9ef1385..cba2c71b 100644 --- a/embassy-stm32/src/pac/stm32h7b3ai.rs +++ b/embassy-stm32/src/pac/stm32h7b3ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7b3ii.rs b/embassy-stm32/src/pac/stm32h7b3ii.rs index a9ef1385..cba2c71b 100644 --- a/embassy-stm32/src/pac/stm32h7b3ii.rs +++ b/embassy-stm32/src/pac/stm32h7b3ii.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7b3li.rs b/embassy-stm32/src/pac/stm32h7b3li.rs index a9ef1385..cba2c71b 100644 --- a/embassy-stm32/src/pac/stm32h7b3li.rs +++ b/embassy-stm32/src/pac/stm32h7b3li.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7b3ni.rs b/embassy-stm32/src/pac/stm32h7b3ni.rs index a9ef1385..cba2c71b 100644 --- a/embassy-stm32/src/pac/stm32h7b3ni.rs +++ b/embassy-stm32/src/pac/stm32h7b3ni.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7b3qi.rs b/embassy-stm32/src/pac/stm32h7b3qi.rs index a9ef1385..cba2c71b 100644 --- a/embassy-stm32/src/pac/stm32h7b3qi.rs +++ b/embassy-stm32/src/pac/stm32h7b3qi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7b3ri.rs b/embassy-stm32/src/pac/stm32h7b3ri.rs index a9ef1385..cba2c71b 100644 --- a/embassy-stm32/src/pac/stm32h7b3ri.rs +++ b/embassy-stm32/src/pac/stm32h7b3ri.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7b3vi.rs b/embassy-stm32/src/pac/stm32h7b3vi.rs index a9ef1385..cba2c71b 100644 --- a/embassy-stm32/src/pac/stm32h7b3vi.rs +++ b/embassy-stm32/src/pac/stm32h7b3vi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32h7b3zi.rs b/embassy-stm32/src/pac/stm32h7b3zi.rs index a9ef1385..cba2c71b 100644 --- a/embassy-stm32/src/pac/stm32h7b3zi.rs +++ b/embassy-stm32/src/pac/stm32h7b3zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x58020000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x58000000 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x58020000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l412c8.rs b/embassy-stm32/src/pac/stm32l412c8.rs index 10967834..375c6c33 100644 --- a/embassy-stm32/src/pac/stm32l412c8.rs +++ b/embassy-stm32/src/pac/stm32l412c8.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l412cb.rs b/embassy-stm32/src/pac/stm32l412cb.rs index 10967834..375c6c33 100644 --- a/embassy-stm32/src/pac/stm32l412cb.rs +++ b/embassy-stm32/src/pac/stm32l412cb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l412k8.rs b/embassy-stm32/src/pac/stm32l412k8.rs index 1954ee89..fda1af22 100644 --- a/embassy-stm32/src/pac/stm32l412k8.rs +++ b/embassy-stm32/src/pac/stm32l412k8.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l412kb.rs b/embassy-stm32/src/pac/stm32l412kb.rs index 1954ee89..fda1af22 100644 --- a/embassy-stm32/src/pac/stm32l412kb.rs +++ b/embassy-stm32/src/pac/stm32l412kb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l412r8.rs b/embassy-stm32/src/pac/stm32l412r8.rs index 10967834..375c6c33 100644 --- a/embassy-stm32/src/pac/stm32l412r8.rs +++ b/embassy-stm32/src/pac/stm32l412r8.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l412rb.rs b/embassy-stm32/src/pac/stm32l412rb.rs index 10967834..375c6c33 100644 --- a/embassy-stm32/src/pac/stm32l412rb.rs +++ b/embassy-stm32/src/pac/stm32l412rb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l412t8.rs b/embassy-stm32/src/pac/stm32l412t8.rs index 1954ee89..fda1af22 100644 --- a/embassy-stm32/src/pac/stm32l412t8.rs +++ b/embassy-stm32/src/pac/stm32l412t8.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l412tb.rs b/embassy-stm32/src/pac/stm32l412tb.rs index 1954ee89..fda1af22 100644 --- a/embassy-stm32/src/pac/stm32l412tb.rs +++ b/embassy-stm32/src/pac/stm32l412tb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l422cb.rs b/embassy-stm32/src/pac/stm32l422cb.rs index 39b471a7..8b640bfd 100644 --- a/embassy-stm32/src/pac/stm32l422cb.rs +++ b/embassy-stm32/src/pac/stm32l422cb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l422kb.rs b/embassy-stm32/src/pac/stm32l422kb.rs index 42318d11..8f407c05 100644 --- a/embassy-stm32/src/pac/stm32l422kb.rs +++ b/embassy-stm32/src/pac/stm32l422kb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l422rb.rs b/embassy-stm32/src/pac/stm32l422rb.rs index 39b471a7..8b640bfd 100644 --- a/embassy-stm32/src/pac/stm32l422rb.rs +++ b/embassy-stm32/src/pac/stm32l422rb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l422tb.rs b/embassy-stm32/src/pac/stm32l422tb.rs index 42318d11..8f407c05 100644 --- a/embassy-stm32/src/pac/stm32l422tb.rs +++ b/embassy-stm32/src/pac/stm32l422tb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l431cb.rs b/embassy-stm32/src/pac/stm32l431cb.rs index 5cdbfe4a..fc01e44d 100644 --- a/embassy-stm32/src/pac/stm32l431cb.rs +++ b/embassy-stm32/src/pac/stm32l431cb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l431cc.rs b/embassy-stm32/src/pac/stm32l431cc.rs index 5cdbfe4a..fc01e44d 100644 --- a/embassy-stm32/src/pac/stm32l431cc.rs +++ b/embassy-stm32/src/pac/stm32l431cc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l431kb.rs b/embassy-stm32/src/pac/stm32l431kb.rs index c127f72a..f569524f 100644 --- a/embassy-stm32/src/pac/stm32l431kb.rs +++ b/embassy-stm32/src/pac/stm32l431kb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l431kc.rs b/embassy-stm32/src/pac/stm32l431kc.rs index c127f72a..f569524f 100644 --- a/embassy-stm32/src/pac/stm32l431kc.rs +++ b/embassy-stm32/src/pac/stm32l431kc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l431rb.rs b/embassy-stm32/src/pac/stm32l431rb.rs index 5cdbfe4a..fc01e44d 100644 --- a/embassy-stm32/src/pac/stm32l431rb.rs +++ b/embassy-stm32/src/pac/stm32l431rb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l431rc.rs b/embassy-stm32/src/pac/stm32l431rc.rs index 5cdbfe4a..fc01e44d 100644 --- a/embassy-stm32/src/pac/stm32l431rc.rs +++ b/embassy-stm32/src/pac/stm32l431rc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l431vc.rs b/embassy-stm32/src/pac/stm32l431vc.rs index 5cdbfe4a..fc01e44d 100644 --- a/embassy-stm32/src/pac/stm32l431vc.rs +++ b/embassy-stm32/src/pac/stm32l431vc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l432kb.rs b/embassy-stm32/src/pac/stm32l432kb.rs index 710b9a55..83a08971 100644 --- a/embassy-stm32/src/pac/stm32l432kb.rs +++ b/embassy-stm32/src/pac/stm32l432kb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l432kc.rs b/embassy-stm32/src/pac/stm32l432kc.rs index 710b9a55..83a08971 100644 --- a/embassy-stm32/src/pac/stm32l432kc.rs +++ b/embassy-stm32/src/pac/stm32l432kc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l433cb.rs b/embassy-stm32/src/pac/stm32l433cb.rs index c0a20384..1257e699 100644 --- a/embassy-stm32/src/pac/stm32l433cb.rs +++ b/embassy-stm32/src/pac/stm32l433cb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l433cc.rs b/embassy-stm32/src/pac/stm32l433cc.rs index c0a20384..1257e699 100644 --- a/embassy-stm32/src/pac/stm32l433cc.rs +++ b/embassy-stm32/src/pac/stm32l433cc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l433rb.rs b/embassy-stm32/src/pac/stm32l433rb.rs index c0a20384..1257e699 100644 --- a/embassy-stm32/src/pac/stm32l433rb.rs +++ b/embassy-stm32/src/pac/stm32l433rb.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l433rc.rs b/embassy-stm32/src/pac/stm32l433rc.rs index c0a20384..1257e699 100644 --- a/embassy-stm32/src/pac/stm32l433rc.rs +++ b/embassy-stm32/src/pac/stm32l433rc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l433vc.rs b/embassy-stm32/src/pac/stm32l433vc.rs index c0a20384..1257e699 100644 --- a/embassy-stm32/src/pac/stm32l433vc.rs +++ b/embassy-stm32/src/pac/stm32l433vc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l442kc.rs b/embassy-stm32/src/pac/stm32l442kc.rs index 50327e47..11e64acd 100644 --- a/embassy-stm32/src/pac/stm32l442kc.rs +++ b/embassy-stm32/src/pac/stm32l442kc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l443cc.rs b/embassy-stm32/src/pac/stm32l443cc.rs index 7b2c924d..07bcb8f2 100644 --- a/embassy-stm32/src/pac/stm32l443cc.rs +++ b/embassy-stm32/src/pac/stm32l443cc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l443rc.rs b/embassy-stm32/src/pac/stm32l443rc.rs index 7b2c924d..07bcb8f2 100644 --- a/embassy-stm32/src/pac/stm32l443rc.rs +++ b/embassy-stm32/src/pac/stm32l443rc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l443vc.rs b/embassy-stm32/src/pac/stm32l443vc.rs index 7b2c924d..07bcb8f2 100644 --- a/embassy-stm32/src/pac/stm32l443vc.rs +++ b/embassy-stm32/src/pac/stm32l443vc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l451cc.rs b/embassy-stm32/src/pac/stm32l451cc.rs index d7fac3bf..d90f1ff7 100644 --- a/embassy-stm32/src/pac/stm32l451cc.rs +++ b/embassy-stm32/src/pac/stm32l451cc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l451ce.rs b/embassy-stm32/src/pac/stm32l451ce.rs index d7fac3bf..d90f1ff7 100644 --- a/embassy-stm32/src/pac/stm32l451ce.rs +++ b/embassy-stm32/src/pac/stm32l451ce.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l451rc.rs b/embassy-stm32/src/pac/stm32l451rc.rs index d7fac3bf..d90f1ff7 100644 --- a/embassy-stm32/src/pac/stm32l451rc.rs +++ b/embassy-stm32/src/pac/stm32l451rc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l451re.rs b/embassy-stm32/src/pac/stm32l451re.rs index d7fac3bf..d90f1ff7 100644 --- a/embassy-stm32/src/pac/stm32l451re.rs +++ b/embassy-stm32/src/pac/stm32l451re.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l451vc.rs b/embassy-stm32/src/pac/stm32l451vc.rs index d7fac3bf..d90f1ff7 100644 --- a/embassy-stm32/src/pac/stm32l451vc.rs +++ b/embassy-stm32/src/pac/stm32l451vc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l451ve.rs b/embassy-stm32/src/pac/stm32l451ve.rs index d7fac3bf..d90f1ff7 100644 --- a/embassy-stm32/src/pac/stm32l451ve.rs +++ b/embassy-stm32/src/pac/stm32l451ve.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l452cc.rs b/embassy-stm32/src/pac/stm32l452cc.rs index c63b796e..34e55cda 100644 --- a/embassy-stm32/src/pac/stm32l452cc.rs +++ b/embassy-stm32/src/pac/stm32l452cc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l452ce.rs b/embassy-stm32/src/pac/stm32l452ce.rs index c63b796e..34e55cda 100644 --- a/embassy-stm32/src/pac/stm32l452ce.rs +++ b/embassy-stm32/src/pac/stm32l452ce.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l452rc.rs b/embassy-stm32/src/pac/stm32l452rc.rs index c63b796e..34e55cda 100644 --- a/embassy-stm32/src/pac/stm32l452rc.rs +++ b/embassy-stm32/src/pac/stm32l452rc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l452re.rs b/embassy-stm32/src/pac/stm32l452re.rs index c63b796e..34e55cda 100644 --- a/embassy-stm32/src/pac/stm32l452re.rs +++ b/embassy-stm32/src/pac/stm32l452re.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l452vc.rs b/embassy-stm32/src/pac/stm32l452vc.rs index c63b796e..34e55cda 100644 --- a/embassy-stm32/src/pac/stm32l452vc.rs +++ b/embassy-stm32/src/pac/stm32l452vc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l452ve.rs b/embassy-stm32/src/pac/stm32l452ve.rs index c63b796e..34e55cda 100644 --- a/embassy-stm32/src/pac/stm32l452ve.rs +++ b/embassy-stm32/src/pac/stm32l452ve.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l462ce.rs b/embassy-stm32/src/pac/stm32l462ce.rs index 1e16213e..6a25f7e0 100644 --- a/embassy-stm32/src/pac/stm32l462ce.rs +++ b/embassy-stm32/src/pac/stm32l462ce.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l462re.rs b/embassy-stm32/src/pac/stm32l462re.rs index 1e16213e..6a25f7e0 100644 --- a/embassy-stm32/src/pac/stm32l462re.rs +++ b/embassy-stm32/src/pac/stm32l462re.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l462ve.rs b/embassy-stm32/src/pac/stm32l462ve.rs index 1e16213e..6a25f7e0 100644 --- a/embassy-stm32/src/pac/stm32l462ve.rs +++ b/embassy-stm32/src/pac/stm32l462ve.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l471qe.rs b/embassy-stm32/src/pac/stm32l471qe.rs index 9bd000b6..27c3ac06 100644 --- a/embassy-stm32/src/pac/stm32l471qe.rs +++ b/embassy-stm32/src/pac/stm32l471qe.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l471qg.rs b/embassy-stm32/src/pac/stm32l471qg.rs index 9bd000b6..27c3ac06 100644 --- a/embassy-stm32/src/pac/stm32l471qg.rs +++ b/embassy-stm32/src/pac/stm32l471qg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l471re.rs b/embassy-stm32/src/pac/stm32l471re.rs index 9bd000b6..27c3ac06 100644 --- a/embassy-stm32/src/pac/stm32l471re.rs +++ b/embassy-stm32/src/pac/stm32l471re.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l471rg.rs b/embassy-stm32/src/pac/stm32l471rg.rs index 9bd000b6..27c3ac06 100644 --- a/embassy-stm32/src/pac/stm32l471rg.rs +++ b/embassy-stm32/src/pac/stm32l471rg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l471ve.rs b/embassy-stm32/src/pac/stm32l471ve.rs index 9bd000b6..27c3ac06 100644 --- a/embassy-stm32/src/pac/stm32l471ve.rs +++ b/embassy-stm32/src/pac/stm32l471ve.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l471vg.rs b/embassy-stm32/src/pac/stm32l471vg.rs index 9bd000b6..27c3ac06 100644 --- a/embassy-stm32/src/pac/stm32l471vg.rs +++ b/embassy-stm32/src/pac/stm32l471vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l471ze.rs b/embassy-stm32/src/pac/stm32l471ze.rs index 9bd000b6..27c3ac06 100644 --- a/embassy-stm32/src/pac/stm32l471ze.rs +++ b/embassy-stm32/src/pac/stm32l471ze.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l471zg.rs b/embassy-stm32/src/pac/stm32l471zg.rs index 9bd000b6..27c3ac06 100644 --- a/embassy-stm32/src/pac/stm32l471zg.rs +++ b/embassy-stm32/src/pac/stm32l471zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l475rc.rs b/embassy-stm32/src/pac/stm32l475rc.rs index 869f6822..4a6d511f 100644 --- a/embassy-stm32/src/pac/stm32l475rc.rs +++ b/embassy-stm32/src/pac/stm32l475rc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l475re.rs b/embassy-stm32/src/pac/stm32l475re.rs index 869f6822..4a6d511f 100644 --- a/embassy-stm32/src/pac/stm32l475re.rs +++ b/embassy-stm32/src/pac/stm32l475re.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l475rg.rs b/embassy-stm32/src/pac/stm32l475rg.rs index 869f6822..4a6d511f 100644 --- a/embassy-stm32/src/pac/stm32l475rg.rs +++ b/embassy-stm32/src/pac/stm32l475rg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l475vc.rs b/embassy-stm32/src/pac/stm32l475vc.rs index 869f6822..4a6d511f 100644 --- a/embassy-stm32/src/pac/stm32l475vc.rs +++ b/embassy-stm32/src/pac/stm32l475vc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l475ve.rs b/embassy-stm32/src/pac/stm32l475ve.rs index 869f6822..4a6d511f 100644 --- a/embassy-stm32/src/pac/stm32l475ve.rs +++ b/embassy-stm32/src/pac/stm32l475ve.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l475vg.rs b/embassy-stm32/src/pac/stm32l475vg.rs index 869f6822..4a6d511f 100644 --- a/embassy-stm32/src/pac/stm32l475vg.rs +++ b/embassy-stm32/src/pac/stm32l475vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l476je.rs b/embassy-stm32/src/pac/stm32l476je.rs index 6b5cb4ba..6ab0659f 100644 --- a/embassy-stm32/src/pac/stm32l476je.rs +++ b/embassy-stm32/src/pac/stm32l476je.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l476jg.rs b/embassy-stm32/src/pac/stm32l476jg.rs index 6b5cb4ba..6ab0659f 100644 --- a/embassy-stm32/src/pac/stm32l476jg.rs +++ b/embassy-stm32/src/pac/stm32l476jg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l476me.rs b/embassy-stm32/src/pac/stm32l476me.rs index 6b5cb4ba..6ab0659f 100644 --- a/embassy-stm32/src/pac/stm32l476me.rs +++ b/embassy-stm32/src/pac/stm32l476me.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l476mg.rs b/embassy-stm32/src/pac/stm32l476mg.rs index 6b5cb4ba..6ab0659f 100644 --- a/embassy-stm32/src/pac/stm32l476mg.rs +++ b/embassy-stm32/src/pac/stm32l476mg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l476qe.rs b/embassy-stm32/src/pac/stm32l476qe.rs index 6b5cb4ba..6ab0659f 100644 --- a/embassy-stm32/src/pac/stm32l476qe.rs +++ b/embassy-stm32/src/pac/stm32l476qe.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l476qg.rs b/embassy-stm32/src/pac/stm32l476qg.rs index 6b5cb4ba..6ab0659f 100644 --- a/embassy-stm32/src/pac/stm32l476qg.rs +++ b/embassy-stm32/src/pac/stm32l476qg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l476rc.rs b/embassy-stm32/src/pac/stm32l476rc.rs index 6b5cb4ba..6ab0659f 100644 --- a/embassy-stm32/src/pac/stm32l476rc.rs +++ b/embassy-stm32/src/pac/stm32l476rc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l476re.rs b/embassy-stm32/src/pac/stm32l476re.rs index 6b5cb4ba..6ab0659f 100644 --- a/embassy-stm32/src/pac/stm32l476re.rs +++ b/embassy-stm32/src/pac/stm32l476re.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l476rg.rs b/embassy-stm32/src/pac/stm32l476rg.rs index 6b5cb4ba..6ab0659f 100644 --- a/embassy-stm32/src/pac/stm32l476rg.rs +++ b/embassy-stm32/src/pac/stm32l476rg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l476vc.rs b/embassy-stm32/src/pac/stm32l476vc.rs index 6b5cb4ba..6ab0659f 100644 --- a/embassy-stm32/src/pac/stm32l476vc.rs +++ b/embassy-stm32/src/pac/stm32l476vc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l476ve.rs b/embassy-stm32/src/pac/stm32l476ve.rs index 6b5cb4ba..6ab0659f 100644 --- a/embassy-stm32/src/pac/stm32l476ve.rs +++ b/embassy-stm32/src/pac/stm32l476ve.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l476vg.rs b/embassy-stm32/src/pac/stm32l476vg.rs index 6b5cb4ba..6ab0659f 100644 --- a/embassy-stm32/src/pac/stm32l476vg.rs +++ b/embassy-stm32/src/pac/stm32l476vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l476ze.rs b/embassy-stm32/src/pac/stm32l476ze.rs index 6b5cb4ba..6ab0659f 100644 --- a/embassy-stm32/src/pac/stm32l476ze.rs +++ b/embassy-stm32/src/pac/stm32l476ze.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l476zg.rs b/embassy-stm32/src/pac/stm32l476zg.rs index 6b5cb4ba..6ab0659f 100644 --- a/embassy-stm32/src/pac/stm32l476zg.rs +++ b/embassy-stm32/src/pac/stm32l476zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l485jc.rs b/embassy-stm32/src/pac/stm32l485jc.rs index 7d2a07af..028c2503 100644 --- a/embassy-stm32/src/pac/stm32l485jc.rs +++ b/embassy-stm32/src/pac/stm32l485jc.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l485je.rs b/embassy-stm32/src/pac/stm32l485je.rs index 7d2a07af..028c2503 100644 --- a/embassy-stm32/src/pac/stm32l485je.rs +++ b/embassy-stm32/src/pac/stm32l485je.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l486jg.rs b/embassy-stm32/src/pac/stm32l486jg.rs index 7a76d404..78cf49a5 100644 --- a/embassy-stm32/src/pac/stm32l486jg.rs +++ b/embassy-stm32/src/pac/stm32l486jg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l486qg.rs b/embassy-stm32/src/pac/stm32l486qg.rs index 7a76d404..78cf49a5 100644 --- a/embassy-stm32/src/pac/stm32l486qg.rs +++ b/embassy-stm32/src/pac/stm32l486qg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l486rg.rs b/embassy-stm32/src/pac/stm32l486rg.rs index 7a76d404..78cf49a5 100644 --- a/embassy-stm32/src/pac/stm32l486rg.rs +++ b/embassy-stm32/src/pac/stm32l486rg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l486vg.rs b/embassy-stm32/src/pac/stm32l486vg.rs index 7a76d404..78cf49a5 100644 --- a/embassy-stm32/src/pac/stm32l486vg.rs +++ b/embassy-stm32/src/pac/stm32l486vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l486zg.rs b/embassy-stm32/src/pac/stm32l486zg.rs index 7a76d404..78cf49a5 100644 --- a/embassy-stm32/src/pac/stm32l486zg.rs +++ b/embassy-stm32/src/pac/stm32l486zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l496ae.rs b/embassy-stm32/src/pac/stm32l496ae.rs index f10fd969..7d569ed5 100644 --- a/embassy-stm32/src/pac/stm32l496ae.rs +++ b/embassy-stm32/src/pac/stm32l496ae.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l496ag.rs b/embassy-stm32/src/pac/stm32l496ag.rs index f10fd969..7d569ed5 100644 --- a/embassy-stm32/src/pac/stm32l496ag.rs +++ b/embassy-stm32/src/pac/stm32l496ag.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l496qe.rs b/embassy-stm32/src/pac/stm32l496qe.rs index f10fd969..7d569ed5 100644 --- a/embassy-stm32/src/pac/stm32l496qe.rs +++ b/embassy-stm32/src/pac/stm32l496qe.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l496qg.rs b/embassy-stm32/src/pac/stm32l496qg.rs index f10fd969..7d569ed5 100644 --- a/embassy-stm32/src/pac/stm32l496qg.rs +++ b/embassy-stm32/src/pac/stm32l496qg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l496re.rs b/embassy-stm32/src/pac/stm32l496re.rs index f10fd969..7d569ed5 100644 --- a/embassy-stm32/src/pac/stm32l496re.rs +++ b/embassy-stm32/src/pac/stm32l496re.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l496rg.rs b/embassy-stm32/src/pac/stm32l496rg.rs index f10fd969..7d569ed5 100644 --- a/embassy-stm32/src/pac/stm32l496rg.rs +++ b/embassy-stm32/src/pac/stm32l496rg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l496ve.rs b/embassy-stm32/src/pac/stm32l496ve.rs index f10fd969..7d569ed5 100644 --- a/embassy-stm32/src/pac/stm32l496ve.rs +++ b/embassy-stm32/src/pac/stm32l496ve.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l496vg.rs b/embassy-stm32/src/pac/stm32l496vg.rs index f10fd969..7d569ed5 100644 --- a/embassy-stm32/src/pac/stm32l496vg.rs +++ b/embassy-stm32/src/pac/stm32l496vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l496wg.rs b/embassy-stm32/src/pac/stm32l496wg.rs index f10fd969..7d569ed5 100644 --- a/embassy-stm32/src/pac/stm32l496wg.rs +++ b/embassy-stm32/src/pac/stm32l496wg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l496ze.rs b/embassy-stm32/src/pac/stm32l496ze.rs index f10fd969..7d569ed5 100644 --- a/embassy-stm32/src/pac/stm32l496ze.rs +++ b/embassy-stm32/src/pac/stm32l496ze.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l496zg.rs b/embassy-stm32/src/pac/stm32l496zg.rs index f10fd969..7d569ed5 100644 --- a/embassy-stm32/src/pac/stm32l496zg.rs +++ b/embassy-stm32/src/pac/stm32l496zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4a6ag.rs b/embassy-stm32/src/pac/stm32l4a6ag.rs index 863a1274..b28bbe80 100644 --- a/embassy-stm32/src/pac/stm32l4a6ag.rs +++ b/embassy-stm32/src/pac/stm32l4a6ag.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4a6qg.rs b/embassy-stm32/src/pac/stm32l4a6qg.rs index 863a1274..b28bbe80 100644 --- a/embassy-stm32/src/pac/stm32l4a6qg.rs +++ b/embassy-stm32/src/pac/stm32l4a6qg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4a6rg.rs b/embassy-stm32/src/pac/stm32l4a6rg.rs index 863a1274..b28bbe80 100644 --- a/embassy-stm32/src/pac/stm32l4a6rg.rs +++ b/embassy-stm32/src/pac/stm32l4a6rg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4a6vg.rs b/embassy-stm32/src/pac/stm32l4a6vg.rs index 863a1274..b28bbe80 100644 --- a/embassy-stm32/src/pac/stm32l4a6vg.rs +++ b/embassy-stm32/src/pac/stm32l4a6vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4a6zg.rs b/embassy-stm32/src/pac/stm32l4a6zg.rs index 863a1274..b28bbe80 100644 --- a/embassy-stm32/src/pac/stm32l4a6zg.rs +++ b/embassy-stm32/src/pac/stm32l4a6zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4p5ae.rs b/embassy-stm32/src/pac/stm32l4p5ae.rs index c68939c4..e5554d64 100644 --- a/embassy-stm32/src/pac/stm32l4p5ae.rs +++ b/embassy-stm32/src/pac/stm32l4p5ae.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4p5ag.rs b/embassy-stm32/src/pac/stm32l4p5ag.rs index c68939c4..e5554d64 100644 --- a/embassy-stm32/src/pac/stm32l4p5ag.rs +++ b/embassy-stm32/src/pac/stm32l4p5ag.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4p5ce.rs b/embassy-stm32/src/pac/stm32l4p5ce.rs index c68939c4..e5554d64 100644 --- a/embassy-stm32/src/pac/stm32l4p5ce.rs +++ b/embassy-stm32/src/pac/stm32l4p5ce.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4p5cg.rs b/embassy-stm32/src/pac/stm32l4p5cg.rs index c68939c4..e5554d64 100644 --- a/embassy-stm32/src/pac/stm32l4p5cg.rs +++ b/embassy-stm32/src/pac/stm32l4p5cg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4p5qe.rs b/embassy-stm32/src/pac/stm32l4p5qe.rs index c68939c4..e5554d64 100644 --- a/embassy-stm32/src/pac/stm32l4p5qe.rs +++ b/embassy-stm32/src/pac/stm32l4p5qe.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4p5qg.rs b/embassy-stm32/src/pac/stm32l4p5qg.rs index c68939c4..e5554d64 100644 --- a/embassy-stm32/src/pac/stm32l4p5qg.rs +++ b/embassy-stm32/src/pac/stm32l4p5qg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4p5re.rs b/embassy-stm32/src/pac/stm32l4p5re.rs index c68939c4..e5554d64 100644 --- a/embassy-stm32/src/pac/stm32l4p5re.rs +++ b/embassy-stm32/src/pac/stm32l4p5re.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4p5rg.rs b/embassy-stm32/src/pac/stm32l4p5rg.rs index c68939c4..e5554d64 100644 --- a/embassy-stm32/src/pac/stm32l4p5rg.rs +++ b/embassy-stm32/src/pac/stm32l4p5rg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4p5ve.rs b/embassy-stm32/src/pac/stm32l4p5ve.rs index c68939c4..e5554d64 100644 --- a/embassy-stm32/src/pac/stm32l4p5ve.rs +++ b/embassy-stm32/src/pac/stm32l4p5ve.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4p5vg.rs b/embassy-stm32/src/pac/stm32l4p5vg.rs index c68939c4..e5554d64 100644 --- a/embassy-stm32/src/pac/stm32l4p5vg.rs +++ b/embassy-stm32/src/pac/stm32l4p5vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4p5ze.rs b/embassy-stm32/src/pac/stm32l4p5ze.rs index c68939c4..e5554d64 100644 --- a/embassy-stm32/src/pac/stm32l4p5ze.rs +++ b/embassy-stm32/src/pac/stm32l4p5ze.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4p5zg.rs b/embassy-stm32/src/pac/stm32l4p5zg.rs index c68939c4..e5554d64 100644 --- a/embassy-stm32/src/pac/stm32l4p5zg.rs +++ b/embassy-stm32/src/pac/stm32l4p5zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4q5ag.rs b/embassy-stm32/src/pac/stm32l4q5ag.rs index e7e561f9..b60fa840 100644 --- a/embassy-stm32/src/pac/stm32l4q5ag.rs +++ b/embassy-stm32/src/pac/stm32l4q5ag.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4q5cg.rs b/embassy-stm32/src/pac/stm32l4q5cg.rs index e7e561f9..b60fa840 100644 --- a/embassy-stm32/src/pac/stm32l4q5cg.rs +++ b/embassy-stm32/src/pac/stm32l4q5cg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4q5qg.rs b/embassy-stm32/src/pac/stm32l4q5qg.rs index e7e561f9..b60fa840 100644 --- a/embassy-stm32/src/pac/stm32l4q5qg.rs +++ b/embassy-stm32/src/pac/stm32l4q5qg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4q5rg.rs b/embassy-stm32/src/pac/stm32l4q5rg.rs index e7e561f9..b60fa840 100644 --- a/embassy-stm32/src/pac/stm32l4q5rg.rs +++ b/embassy-stm32/src/pac/stm32l4q5rg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4q5vg.rs b/embassy-stm32/src/pac/stm32l4q5vg.rs index e7e561f9..b60fa840 100644 --- a/embassy-stm32/src/pac/stm32l4q5vg.rs +++ b/embassy-stm32/src/pac/stm32l4q5vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4q5zg.rs b/embassy-stm32/src/pac/stm32l4q5zg.rs index e7e561f9..b60fa840 100644 --- a/embassy-stm32/src/pac/stm32l4q5zg.rs +++ b/embassy-stm32/src/pac/stm32l4q5zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4r5ag.rs b/embassy-stm32/src/pac/stm32l4r5ag.rs index 7cc4382d..5d6d3b8a 100644 --- a/embassy-stm32/src/pac/stm32l4r5ag.rs +++ b/embassy-stm32/src/pac/stm32l4r5ag.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4r5ai.rs b/embassy-stm32/src/pac/stm32l4r5ai.rs index 7cc4382d..5d6d3b8a 100644 --- a/embassy-stm32/src/pac/stm32l4r5ai.rs +++ b/embassy-stm32/src/pac/stm32l4r5ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4r5qg.rs b/embassy-stm32/src/pac/stm32l4r5qg.rs index 7cc4382d..5d6d3b8a 100644 --- a/embassy-stm32/src/pac/stm32l4r5qg.rs +++ b/embassy-stm32/src/pac/stm32l4r5qg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4r5qi.rs b/embassy-stm32/src/pac/stm32l4r5qi.rs index 7cc4382d..5d6d3b8a 100644 --- a/embassy-stm32/src/pac/stm32l4r5qi.rs +++ b/embassy-stm32/src/pac/stm32l4r5qi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4r5vg.rs b/embassy-stm32/src/pac/stm32l4r5vg.rs index 7cc4382d..5d6d3b8a 100644 --- a/embassy-stm32/src/pac/stm32l4r5vg.rs +++ b/embassy-stm32/src/pac/stm32l4r5vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4r5vi.rs b/embassy-stm32/src/pac/stm32l4r5vi.rs index 7cc4382d..5d6d3b8a 100644 --- a/embassy-stm32/src/pac/stm32l4r5vi.rs +++ b/embassy-stm32/src/pac/stm32l4r5vi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4r5zg.rs b/embassy-stm32/src/pac/stm32l4r5zg.rs index 7cc4382d..5d6d3b8a 100644 --- a/embassy-stm32/src/pac/stm32l4r5zg.rs +++ b/embassy-stm32/src/pac/stm32l4r5zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4r5zi.rs b/embassy-stm32/src/pac/stm32l4r5zi.rs index 7cc4382d..5d6d3b8a 100644 --- a/embassy-stm32/src/pac/stm32l4r5zi.rs +++ b/embassy-stm32/src/pac/stm32l4r5zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4r7ai.rs b/embassy-stm32/src/pac/stm32l4r7ai.rs index a55594bb..ce8e20c9 100644 --- a/embassy-stm32/src/pac/stm32l4r7ai.rs +++ b/embassy-stm32/src/pac/stm32l4r7ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4r7vi.rs b/embassy-stm32/src/pac/stm32l4r7vi.rs index a55594bb..ce8e20c9 100644 --- a/embassy-stm32/src/pac/stm32l4r7vi.rs +++ b/embassy-stm32/src/pac/stm32l4r7vi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4r7zi.rs b/embassy-stm32/src/pac/stm32l4r7zi.rs index a55594bb..ce8e20c9 100644 --- a/embassy-stm32/src/pac/stm32l4r7zi.rs +++ b/embassy-stm32/src/pac/stm32l4r7zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4r9ag.rs b/embassy-stm32/src/pac/stm32l4r9ag.rs index 7d4e3699..8dc7f9aa 100644 --- a/embassy-stm32/src/pac/stm32l4r9ag.rs +++ b/embassy-stm32/src/pac/stm32l4r9ag.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4r9ai.rs b/embassy-stm32/src/pac/stm32l4r9ai.rs index 7d4e3699..8dc7f9aa 100644 --- a/embassy-stm32/src/pac/stm32l4r9ai.rs +++ b/embassy-stm32/src/pac/stm32l4r9ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4r9vg.rs b/embassy-stm32/src/pac/stm32l4r9vg.rs index 7d4e3699..8dc7f9aa 100644 --- a/embassy-stm32/src/pac/stm32l4r9vg.rs +++ b/embassy-stm32/src/pac/stm32l4r9vg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4r9vi.rs b/embassy-stm32/src/pac/stm32l4r9vi.rs index 7d4e3699..8dc7f9aa 100644 --- a/embassy-stm32/src/pac/stm32l4r9vi.rs +++ b/embassy-stm32/src/pac/stm32l4r9vi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4r9zg.rs b/embassy-stm32/src/pac/stm32l4r9zg.rs index 7d4e3699..8dc7f9aa 100644 --- a/embassy-stm32/src/pac/stm32l4r9zg.rs +++ b/embassy-stm32/src/pac/stm32l4r9zg.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4r9zi.rs b/embassy-stm32/src/pac/stm32l4r9zi.rs index 7d4e3699..8dc7f9aa 100644 --- a/embassy-stm32/src/pac/stm32l4r9zi.rs +++ b/embassy-stm32/src/pac/stm32l4r9zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4s5ai.rs b/embassy-stm32/src/pac/stm32l4s5ai.rs index 18e5329f..1b8ae228 100644 --- a/embassy-stm32/src/pac/stm32l4s5ai.rs +++ b/embassy-stm32/src/pac/stm32l4s5ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4s5qi.rs b/embassy-stm32/src/pac/stm32l4s5qi.rs index 18e5329f..1b8ae228 100644 --- a/embassy-stm32/src/pac/stm32l4s5qi.rs +++ b/embassy-stm32/src/pac/stm32l4s5qi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4s5vi.rs b/embassy-stm32/src/pac/stm32l4s5vi.rs index 18e5329f..1b8ae228 100644 --- a/embassy-stm32/src/pac/stm32l4s5vi.rs +++ b/embassy-stm32/src/pac/stm32l4s5vi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4s5zi.rs b/embassy-stm32/src/pac/stm32l4s5zi.rs index 18e5329f..1b8ae228 100644 --- a/embassy-stm32/src/pac/stm32l4s5zi.rs +++ b/embassy-stm32/src/pac/stm32l4s5zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4s7ai.rs b/embassy-stm32/src/pac/stm32l4s7ai.rs index ff250542..8758dc15 100644 --- a/embassy-stm32/src/pac/stm32l4s7ai.rs +++ b/embassy-stm32/src/pac/stm32l4s7ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4s7vi.rs b/embassy-stm32/src/pac/stm32l4s7vi.rs index ff250542..8758dc15 100644 --- a/embassy-stm32/src/pac/stm32l4s7vi.rs +++ b/embassy-stm32/src/pac/stm32l4s7vi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4s7zi.rs b/embassy-stm32/src/pac/stm32l4s7zi.rs index ff250542..8758dc15 100644 --- a/embassy-stm32/src/pac/stm32l4s7zi.rs +++ b/embassy-stm32/src/pac/stm32l4s7zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4s9ai.rs b/embassy-stm32/src/pac/stm32l4s9ai.rs index ebd64c96..8daaab62 100644 --- a/embassy-stm32/src/pac/stm32l4s9ai.rs +++ b/embassy-stm32/src/pac/stm32l4s9ai.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4s9vi.rs b/embassy-stm32/src/pac/stm32l4s9vi.rs index ebd64c96..8daaab62 100644 --- a/embassy-stm32/src/pac/stm32l4s9vi.rs +++ b/embassy-stm32/src/pac/stm32l4s9vi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/pac/stm32l4s9zi.rs b/embassy-stm32/src/pac/stm32l4s9zi.rs index ebd64c96..8daaab62 100644 --- a/embassy-stm32/src/pac/stm32l4s9zi.rs +++ b/embassy-stm32/src/pac/stm32l4s9zi.rs @@ -6,23 +6,23 @@ pub fn GPIO(n: usize) -> gpio::Gpio { gpio::Gpio((0x48000000 + 0x400 * n) as _) } pub const DMA1: dma::Dma = dma::Dma(0x40020000 as _); -impl_dma_channel!(DMA1_CH0, DMA1, 0); -impl_dma_channel!(DMA1_CH1, DMA1, 1); -impl_dma_channel!(DMA1_CH2, DMA1, 2); -impl_dma_channel!(DMA1_CH3, DMA1, 3); -impl_dma_channel!(DMA1_CH4, DMA1, 4); -impl_dma_channel!(DMA1_CH5, DMA1, 5); -impl_dma_channel!(DMA1_CH6, DMA1, 6); -impl_dma_channel!(DMA1_CH7, DMA1, 7); +impl_dma_channel!(DMA1_CH0, 0, 0); +impl_dma_channel!(DMA1_CH1, 0, 1); +impl_dma_channel!(DMA1_CH2, 0, 2); +impl_dma_channel!(DMA1_CH3, 0, 3); +impl_dma_channel!(DMA1_CH4, 0, 4); +impl_dma_channel!(DMA1_CH5, 0, 5); +impl_dma_channel!(DMA1_CH6, 0, 6); +impl_dma_channel!(DMA1_CH7, 0, 7); pub const DMA2: dma::Dma = dma::Dma(0x40020400 as _); -impl_dma_channel!(DMA2_CH0, DMA2, 0); -impl_dma_channel!(DMA2_CH1, DMA2, 1); -impl_dma_channel!(DMA2_CH2, DMA2, 2); -impl_dma_channel!(DMA2_CH3, DMA2, 3); -impl_dma_channel!(DMA2_CH4, DMA2, 4); -impl_dma_channel!(DMA2_CH5, DMA2, 5); -impl_dma_channel!(DMA2_CH6, DMA2, 6); -impl_dma_channel!(DMA2_CH7, DMA2, 7); +impl_dma_channel!(DMA2_CH0, 1, 0); +impl_dma_channel!(DMA2_CH1, 1, 1); +impl_dma_channel!(DMA2_CH2, 1, 2); +impl_dma_channel!(DMA2_CH3, 1, 3); +impl_dma_channel!(DMA2_CH4, 1, 4); +impl_dma_channel!(DMA2_CH5, 1, 5); +impl_dma_channel!(DMA2_CH6, 1, 6); +impl_dma_channel!(DMA2_CH7, 1, 7); pub const EXTI: exti::Exti = exti::Exti(0x40010400 as _); pub const GPIOA: gpio::Gpio = gpio::Gpio(0x48000000 as _); impl_gpio_pin!(PA0, 0, 0, EXTI0); diff --git a/embassy-stm32/src/usart/usart_v1.rs b/embassy-stm32/src/usart/usart_v1.rs index baaf4fa3..03ccd144 100644 --- a/embassy-stm32/src/usart/usart_v1.rs +++ b/embassy-stm32/src/usart/usart_v1.rs @@ -3,9 +3,9 @@ use core::marker::PhantomData; use embassy::util::Unborrow; use embassy_extras::unborrow; +use crate::dma::{transfer_m2p, Channel}; use crate::gpio::{NoPin, Pin}; use crate::pac::usart::{regs, vals, Usart}; -use crate::peripherals; use super::*; @@ -103,6 +103,23 @@ impl<'d, T: Instance> Uart<'d, T> { } } + pub async fn write_dma(&mut self, ch: &mut impl Channel, buffer: &[u8]) -> Result<(), Error> { + let ch_func = 4; // USART3_TX + let r = self.inner.regs(); + + unsafe { + r.cr3().write(|w| { + w.set_dmat(true); + }); + + let dst = r.dr().ptr() as *mut u8; + + transfer_m2p(ch, ch_func, buffer, dst).await; + } + + Ok(()) + } + pub fn read(&mut self, buffer: &mut [u8]) -> Result<(), Error> { unsafe { let r = self.inner.regs(); diff --git a/embassy-stm32/stm32-data b/embassy-stm32/stm32-data index ad529372..d10b30df 160000 --- a/embassy-stm32/stm32-data +++ b/embassy-stm32/stm32-data @@ -1 +1 @@ -Subproject commit ad52937290a4027c80b6a9978ac742424e2e9ab2 +Subproject commit d10b30df80a4612ec2faaa0a7161b6a9dd731bf2