Merge pull request #2315 from embassy-rs/embassy-rp-rustdoc-1
docs: embassy-rp rustdoc and refactoring
This commit is contained in:
commit
ca2e3759ad
@ -6,8 +6,8 @@ use core::slice;
|
|||||||
use cyw43::SpiBusCyw43;
|
use cyw43::SpiBusCyw43;
|
||||||
use embassy_rp::dma::Channel;
|
use embassy_rp::dma::Channel;
|
||||||
use embassy_rp::gpio::{Drive, Level, Output, Pin, Pull, SlewRate};
|
use embassy_rp::gpio::{Drive, Level, Output, Pin, Pull, SlewRate};
|
||||||
use embassy_rp::pio::{Common, Config, Direction, Instance, Irq, PioPin, ShiftDirection, StateMachine};
|
use embassy_rp::pio::{instr, Common, Config, Direction, Instance, Irq, PioPin, ShiftDirection, StateMachine};
|
||||||
use embassy_rp::{pio_instr_util, Peripheral, PeripheralRef};
|
use embassy_rp::{Peripheral, PeripheralRef};
|
||||||
use fixed::FixedU32;
|
use fixed::FixedU32;
|
||||||
use pio_proc::pio_asm;
|
use pio_proc::pio_asm;
|
||||||
|
|
||||||
@ -152,10 +152,10 @@ where
|
|||||||
defmt::trace!("write={} read={}", write_bits, read_bits);
|
defmt::trace!("write={} read={}", write_bits, read_bits);
|
||||||
|
|
||||||
unsafe {
|
unsafe {
|
||||||
pio_instr_util::set_x(&mut self.sm, write_bits as u32);
|
instr::set_x(&mut self.sm, write_bits as u32);
|
||||||
pio_instr_util::set_y(&mut self.sm, read_bits as u32);
|
instr::set_y(&mut self.sm, read_bits as u32);
|
||||||
pio_instr_util::set_pindir(&mut self.sm, 0b1);
|
instr::set_pindir(&mut self.sm, 0b1);
|
||||||
pio_instr_util::exec_jmp(&mut self.sm, self.wrap_target);
|
instr::exec_jmp(&mut self.sm, self.wrap_target);
|
||||||
}
|
}
|
||||||
|
|
||||||
self.sm.set_enable(true);
|
self.sm.set_enable(true);
|
||||||
@ -179,10 +179,10 @@ where
|
|||||||
defmt::trace!("write={} read={}", write_bits, read_bits);
|
defmt::trace!("write={} read={}", write_bits, read_bits);
|
||||||
|
|
||||||
unsafe {
|
unsafe {
|
||||||
pio_instr_util::set_y(&mut self.sm, read_bits as u32);
|
instr::set_y(&mut self.sm, read_bits as u32);
|
||||||
pio_instr_util::set_x(&mut self.sm, write_bits as u32);
|
instr::set_x(&mut self.sm, write_bits as u32);
|
||||||
pio_instr_util::set_pindir(&mut self.sm, 0b1);
|
instr::set_pindir(&mut self.sm, 0b1);
|
||||||
pio_instr_util::exec_jmp(&mut self.sm, self.wrap_target);
|
instr::exec_jmp(&mut self.sm, self.wrap_target);
|
||||||
}
|
}
|
||||||
|
|
||||||
// self.cs.set_low();
|
// self.cs.set_low();
|
||||||
|
@ -6,6 +6,8 @@ The Embassy nRF HAL targets the Nordic Semiconductor nRF family of hardware. The
|
|||||||
for many peripherals. The benefit of using the async APIs is that the HAL takes care of waiting for peripherals to
|
for many peripherals. The benefit of using the async APIs is that the HAL takes care of waiting for peripherals to
|
||||||
complete operations in low power mod and handling interrupts, so that applications can focus on more important matters.
|
complete operations in low power mod and handling interrupts, so that applications can focus on more important matters.
|
||||||
|
|
||||||
|
NOTE: The Embassy HALs can be used both for non-async and async operations. For async, you can choose which runtime you want to use.
|
||||||
|
|
||||||
## EasyDMA considerations
|
## EasyDMA considerations
|
||||||
|
|
||||||
On nRF chips, peripherals can use the so called EasyDMA feature to offload the task of interacting
|
On nRF chips, peripherals can use the so called EasyDMA feature to offload the task of interacting
|
||||||
|
23
embassy-rp/README.md
Normal file
23
embassy-rp/README.md
Normal file
@ -0,0 +1,23 @@
|
|||||||
|
# Embassy RP HAL
|
||||||
|
|
||||||
|
HALs implement safe, idiomatic Rust APIs to use the hardware capabilities, so raw register manipulation is not needed.
|
||||||
|
|
||||||
|
The Embassy RP HAL targets the Raspberry Pi 2040 family of hardware. The HAL implements both blocking and async APIs
|
||||||
|
for many peripherals. The benefit of using the async APIs is that the HAL takes care of waiting for peripherals to
|
||||||
|
complete operations in low power mod and handling interrupts, so that applications can focus on more important matters.
|
||||||
|
|
||||||
|
NOTE: The Embassy HALs can be used both for non-async and async operations. For async, you can choose which runtime you want to use.
|
||||||
|
|
||||||
|
## Minimum supported Rust version (MSRV)
|
||||||
|
|
||||||
|
Embassy is guaranteed to compile on the latest stable Rust version at the time of release. It might compile with older versions but that may change in any new patch release.
|
||||||
|
|
||||||
|
## License
|
||||||
|
|
||||||
|
This work is licensed under either of
|
||||||
|
|
||||||
|
- Apache License, Version 2.0 ([LICENSE-APACHE](LICENSE-APACHE) or
|
||||||
|
<http://www.apache.org/licenses/LICENSE-2.0>)
|
||||||
|
- MIT license ([LICENSE-MIT](LICENSE-MIT) or <http://opensource.org/licenses/MIT>)
|
||||||
|
|
||||||
|
at your option.
|
@ -1,3 +1,4 @@
|
|||||||
|
//! Clock configuration for the RP2040
|
||||||
use core::arch::asm;
|
use core::arch::asm;
|
||||||
use core::marker::PhantomData;
|
use core::marker::PhantomData;
|
||||||
use core::sync::atomic::{AtomicU16, AtomicU32, Ordering};
|
use core::sync::atomic::{AtomicU16, AtomicU32, Ordering};
|
||||||
@ -44,6 +45,7 @@ static CLOCKS: Clocks = Clocks {
|
|||||||
rtc: AtomicU16::new(0),
|
rtc: AtomicU16::new(0),
|
||||||
};
|
};
|
||||||
|
|
||||||
|
/// Enumeration of supported clock sources.
|
||||||
#[repr(u8)]
|
#[repr(u8)]
|
||||||
#[non_exhaustive]
|
#[non_exhaustive]
|
||||||
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
|
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
|
||||||
@ -57,15 +59,24 @@ pub enum PeriClkSrc {
|
|||||||
// Gpin1 = ClkPeriCtrlAuxsrc::CLKSRC_GPIN1 as _ ,
|
// Gpin1 = ClkPeriCtrlAuxsrc::CLKSRC_GPIN1 as _ ,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// CLock configuration.
|
||||||
#[non_exhaustive]
|
#[non_exhaustive]
|
||||||
pub struct ClockConfig {
|
pub struct ClockConfig {
|
||||||
|
/// Ring oscillator configuration.
|
||||||
pub rosc: Option<RoscConfig>,
|
pub rosc: Option<RoscConfig>,
|
||||||
|
/// External oscillator configuration.
|
||||||
pub xosc: Option<XoscConfig>,
|
pub xosc: Option<XoscConfig>,
|
||||||
|
/// Reference clock configuration.
|
||||||
pub ref_clk: RefClkConfig,
|
pub ref_clk: RefClkConfig,
|
||||||
|
/// System clock configuration.
|
||||||
pub sys_clk: SysClkConfig,
|
pub sys_clk: SysClkConfig,
|
||||||
|
/// Peripheral clock source configuration.
|
||||||
pub peri_clk_src: Option<PeriClkSrc>,
|
pub peri_clk_src: Option<PeriClkSrc>,
|
||||||
|
/// USB clock configuration.
|
||||||
pub usb_clk: Option<UsbClkConfig>,
|
pub usb_clk: Option<UsbClkConfig>,
|
||||||
|
/// ADC clock configuration.
|
||||||
pub adc_clk: Option<AdcClkConfig>,
|
pub adc_clk: Option<AdcClkConfig>,
|
||||||
|
/// RTC clock configuration.
|
||||||
pub rtc_clk: Option<RtcClkConfig>,
|
pub rtc_clk: Option<RtcClkConfig>,
|
||||||
// gpin0: Option<(u32, Gpin<'static, AnyPin>)>,
|
// gpin0: Option<(u32, Gpin<'static, AnyPin>)>,
|
||||||
// gpin1: Option<(u32, Gpin<'static, AnyPin>)>,
|
// gpin1: Option<(u32, Gpin<'static, AnyPin>)>,
|
||||||
@ -189,31 +200,46 @@ pub enum RoscRange {
|
|||||||
TooHigh = pac::rosc::vals::FreqRange::TOOHIGH.0,
|
TooHigh = pac::rosc::vals::FreqRange::TOOHIGH.0,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// On-chip ring oscillator configuration.
|
||||||
pub struct RoscConfig {
|
pub struct RoscConfig {
|
||||||
/// Final frequency of the oscillator, after the divider has been applied.
|
/// Final frequency of the oscillator, after the divider has been applied.
|
||||||
/// The oscillator has a nominal frequency of 6.5MHz at medium range with
|
/// The oscillator has a nominal frequency of 6.5MHz at medium range with
|
||||||
/// divider 16 and all drive strengths set to 0, other values should be
|
/// divider 16 and all drive strengths set to 0, other values should be
|
||||||
/// measured in situ.
|
/// measured in situ.
|
||||||
pub hz: u32,
|
pub hz: u32,
|
||||||
|
/// Oscillator range.
|
||||||
pub range: RoscRange,
|
pub range: RoscRange,
|
||||||
|
/// Drive strength for oscillator.
|
||||||
pub drive_strength: [u8; 8],
|
pub drive_strength: [u8; 8],
|
||||||
|
/// Output divider.
|
||||||
pub div: u16,
|
pub div: u16,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Crystal oscillator configuration.
|
||||||
pub struct XoscConfig {
|
pub struct XoscConfig {
|
||||||
|
/// Final frequency of the oscillator.
|
||||||
pub hz: u32,
|
pub hz: u32,
|
||||||
|
/// Configuring PLL for the system clock.
|
||||||
pub sys_pll: Option<PllConfig>,
|
pub sys_pll: Option<PllConfig>,
|
||||||
|
/// Configuring PLL for the USB clock.
|
||||||
pub usb_pll: Option<PllConfig>,
|
pub usb_pll: Option<PllConfig>,
|
||||||
|
/// Multiplier for the startup delay.
|
||||||
pub delay_multiplier: u32,
|
pub delay_multiplier: u32,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// PLL configuration.
|
||||||
pub struct PllConfig {
|
pub struct PllConfig {
|
||||||
|
/// Reference divisor.
|
||||||
pub refdiv: u8,
|
pub refdiv: u8,
|
||||||
|
/// Feedback divisor.
|
||||||
pub fbdiv: u16,
|
pub fbdiv: u16,
|
||||||
|
/// Output divisor 1.
|
||||||
pub post_div1: u8,
|
pub post_div1: u8,
|
||||||
|
/// Output divisor 2.
|
||||||
pub post_div2: u8,
|
pub post_div2: u8,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Reference
|
||||||
pub struct RefClkConfig {
|
pub struct RefClkConfig {
|
||||||
pub src: RefClkSrc,
|
pub src: RefClkSrc,
|
||||||
pub div: u8,
|
pub div: u8,
|
||||||
|
@ -1,5 +1,6 @@
|
|||||||
#![no_std]
|
#![no_std]
|
||||||
#![allow(async_fn_in_trait)]
|
#![allow(async_fn_in_trait)]
|
||||||
|
#![doc = include_str!("../README.md")]
|
||||||
|
|
||||||
// This mod MUST go first, so that the others see its macros.
|
// This mod MUST go first, so that the others see its macros.
|
||||||
pub(crate) mod fmt;
|
pub(crate) mod fmt;
|
||||||
@ -31,9 +32,7 @@ pub mod usb;
|
|||||||
pub mod watchdog;
|
pub mod watchdog;
|
||||||
|
|
||||||
// PIO
|
// PIO
|
||||||
// TODO: move `pio_instr_util` and `relocate` to inside `pio`
|
|
||||||
pub mod pio;
|
pub mod pio;
|
||||||
pub mod pio_instr_util;
|
|
||||||
pub(crate) mod relocate;
|
pub(crate) mod relocate;
|
||||||
|
|
||||||
// Reexports
|
// Reexports
|
||||||
@ -302,11 +301,14 @@ fn install_stack_guard(stack_bottom: *mut usize) -> Result<(), ()> {
|
|||||||
Ok(())
|
Ok(())
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// HAL configuration for RP.
|
||||||
pub mod config {
|
pub mod config {
|
||||||
use crate::clocks::ClockConfig;
|
use crate::clocks::ClockConfig;
|
||||||
|
|
||||||
|
/// HAL configuration passed when initializing.
|
||||||
#[non_exhaustive]
|
#[non_exhaustive]
|
||||||
pub struct Config {
|
pub struct Config {
|
||||||
|
/// Clock configuration.
|
||||||
pub clocks: ClockConfig,
|
pub clocks: ClockConfig,
|
||||||
}
|
}
|
||||||
|
|
||||||
@ -319,12 +321,18 @@ pub mod config {
|
|||||||
}
|
}
|
||||||
|
|
||||||
impl Config {
|
impl Config {
|
||||||
|
/// Create a new configuration with the provided clock config.
|
||||||
pub fn new(clocks: ClockConfig) -> Self {
|
pub fn new(clocks: ClockConfig) -> Self {
|
||||||
Self { clocks }
|
Self { clocks }
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Initialize the `embassy-rp` HAL with the provided configuration.
|
||||||
|
///
|
||||||
|
/// This returns the peripheral singletons that can be used for creating drivers.
|
||||||
|
///
|
||||||
|
/// This should only be called once at startup, otherwise it panics.
|
||||||
pub fn init(config: config::Config) -> Peripherals {
|
pub fn init(config: config::Config) -> Peripherals {
|
||||||
// Do this first, so that it panics if user is calling `init` a second time
|
// Do this first, so that it panics if user is calling `init` a second time
|
||||||
// before doing anything important.
|
// before doing anything important.
|
||||||
|
@ -1,7 +1,9 @@
|
|||||||
|
//! Instructions controlling the PIO.
|
||||||
use pio::{InSource, InstructionOperands, JmpCondition, OutDestination, SetDestination};
|
use pio::{InSource, InstructionOperands, JmpCondition, OutDestination, SetDestination};
|
||||||
|
|
||||||
use crate::pio::{Instance, StateMachine};
|
use crate::pio::{Instance, StateMachine};
|
||||||
|
|
||||||
|
/// Set value of scratch register X.
|
||||||
pub unsafe fn set_x<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, SM>, value: u32) {
|
pub unsafe fn set_x<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, SM>, value: u32) {
|
||||||
const OUT: u16 = InstructionOperands::OUT {
|
const OUT: u16 = InstructionOperands::OUT {
|
||||||
destination: OutDestination::X,
|
destination: OutDestination::X,
|
||||||
@ -12,6 +14,7 @@ pub unsafe fn set_x<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, S
|
|||||||
sm.exec_instr(OUT);
|
sm.exec_instr(OUT);
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Get value of scratch register X.
|
||||||
pub unsafe fn get_x<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, SM>) -> u32 {
|
pub unsafe fn get_x<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, SM>) -> u32 {
|
||||||
const IN: u16 = InstructionOperands::IN {
|
const IN: u16 = InstructionOperands::IN {
|
||||||
source: InSource::X,
|
source: InSource::X,
|
||||||
@ -22,6 +25,7 @@ pub unsafe fn get_x<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, S
|
|||||||
sm.rx().pull()
|
sm.rx().pull()
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Set value of scratch register Y.
|
||||||
pub unsafe fn set_y<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, SM>, value: u32) {
|
pub unsafe fn set_y<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, SM>, value: u32) {
|
||||||
const OUT: u16 = InstructionOperands::OUT {
|
const OUT: u16 = InstructionOperands::OUT {
|
||||||
destination: OutDestination::Y,
|
destination: OutDestination::Y,
|
||||||
@ -32,6 +36,7 @@ pub unsafe fn set_y<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, S
|
|||||||
sm.exec_instr(OUT);
|
sm.exec_instr(OUT);
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Get value of scratch register Y.
|
||||||
pub unsafe fn get_y<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, SM>) -> u32 {
|
pub unsafe fn get_y<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, SM>) -> u32 {
|
||||||
const IN: u16 = InstructionOperands::IN {
|
const IN: u16 = InstructionOperands::IN {
|
||||||
source: InSource::Y,
|
source: InSource::Y,
|
||||||
@ -43,6 +48,7 @@ pub unsafe fn get_y<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, S
|
|||||||
sm.rx().pull()
|
sm.rx().pull()
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Set instruction for pindir destination.
|
||||||
pub unsafe fn set_pindir<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, SM>, data: u8) {
|
pub unsafe fn set_pindir<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, SM>, data: u8) {
|
||||||
let set: u16 = InstructionOperands::SET {
|
let set: u16 = InstructionOperands::SET {
|
||||||
destination: SetDestination::PINDIRS,
|
destination: SetDestination::PINDIRS,
|
||||||
@ -52,6 +58,7 @@ pub unsafe fn set_pindir<PIO: Instance, const SM: usize>(sm: &mut StateMachine<P
|
|||||||
sm.exec_instr(set);
|
sm.exec_instr(set);
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Set instruction for pin destination.
|
||||||
pub unsafe fn set_pin<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, SM>, data: u8) {
|
pub unsafe fn set_pin<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, SM>, data: u8) {
|
||||||
let set: u16 = InstructionOperands::SET {
|
let set: u16 = InstructionOperands::SET {
|
||||||
destination: SetDestination::PINS,
|
destination: SetDestination::PINS,
|
||||||
@ -61,6 +68,7 @@ pub unsafe fn set_pin<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO,
|
|||||||
sm.exec_instr(set);
|
sm.exec_instr(set);
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Out instruction for pin destination.
|
||||||
pub unsafe fn set_out_pin<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, SM>, data: u32) {
|
pub unsafe fn set_out_pin<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, SM>, data: u32) {
|
||||||
const OUT: u16 = InstructionOperands::OUT {
|
const OUT: u16 = InstructionOperands::OUT {
|
||||||
destination: OutDestination::PINS,
|
destination: OutDestination::PINS,
|
||||||
@ -70,6 +78,8 @@ pub unsafe fn set_out_pin<PIO: Instance, const SM: usize>(sm: &mut StateMachine<
|
|||||||
sm.tx().push(data);
|
sm.tx().push(data);
|
||||||
sm.exec_instr(OUT);
|
sm.exec_instr(OUT);
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Out instruction for pindir destination.
|
||||||
pub unsafe fn set_out_pindir<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, SM>, data: u32) {
|
pub unsafe fn set_out_pindir<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, SM>, data: u32) {
|
||||||
const OUT: u16 = InstructionOperands::OUT {
|
const OUT: u16 = InstructionOperands::OUT {
|
||||||
destination: OutDestination::PINDIRS,
|
destination: OutDestination::PINDIRS,
|
||||||
@ -80,6 +90,7 @@ pub unsafe fn set_out_pindir<PIO: Instance, const SM: usize>(sm: &mut StateMachi
|
|||||||
sm.exec_instr(OUT);
|
sm.exec_instr(OUT);
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Jump instruction to address.
|
||||||
pub unsafe fn exec_jmp<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, SM>, to_addr: u8) {
|
pub unsafe fn exec_jmp<PIO: Instance, const SM: usize>(sm: &mut StateMachine<PIO, SM>, to_addr: u8) {
|
||||||
let jmp: u16 = InstructionOperands::JMP {
|
let jmp: u16 = InstructionOperands::JMP {
|
||||||
address: to_addr,
|
address: to_addr,
|
@ -19,8 +19,11 @@ use crate::gpio::{self, AnyPin, Drive, Level, Pull, SlewRate};
|
|||||||
use crate::interrupt::typelevel::{Binding, Handler, Interrupt};
|
use crate::interrupt::typelevel::{Binding, Handler, Interrupt};
|
||||||
use crate::pac::dma::vals::TreqSel;
|
use crate::pac::dma::vals::TreqSel;
|
||||||
use crate::relocate::RelocatedProgram;
|
use crate::relocate::RelocatedProgram;
|
||||||
use crate::{pac, peripherals, pio_instr_util, RegExt};
|
use crate::{pac, peripherals, RegExt};
|
||||||
|
|
||||||
|
pub mod instr;
|
||||||
|
|
||||||
|
/// Wakers for interrupts and FIFOs.
|
||||||
pub struct Wakers([AtomicWaker; 12]);
|
pub struct Wakers([AtomicWaker; 12]);
|
||||||
|
|
||||||
impl Wakers {
|
impl Wakers {
|
||||||
@ -38,6 +41,7 @@ impl Wakers {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// FIFO config.
|
||||||
#[derive(Clone, Copy, PartialEq, Eq, Default, Debug)]
|
#[derive(Clone, Copy, PartialEq, Eq, Default, Debug)]
|
||||||
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
||||||
#[repr(u8)]
|
#[repr(u8)]
|
||||||
@ -51,6 +55,8 @@ pub enum FifoJoin {
|
|||||||
TxOnly,
|
TxOnly,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Shift direction.
|
||||||
|
#[allow(missing_docs)]
|
||||||
#[derive(Clone, Copy, PartialEq, Eq, Default, Debug)]
|
#[derive(Clone, Copy, PartialEq, Eq, Default, Debug)]
|
||||||
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
||||||
#[repr(u8)]
|
#[repr(u8)]
|
||||||
@ -60,6 +66,8 @@ pub enum ShiftDirection {
|
|||||||
Left = 0,
|
Left = 0,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Pin direction.
|
||||||
|
#[allow(missing_docs)]
|
||||||
#[derive(Clone, Copy, PartialEq, Eq, Debug)]
|
#[derive(Clone, Copy, PartialEq, Eq, Debug)]
|
||||||
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
||||||
#[repr(u8)]
|
#[repr(u8)]
|
||||||
@ -68,12 +76,15 @@ pub enum Direction {
|
|||||||
Out = 1,
|
Out = 1,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Which fifo level to use in status check.
|
||||||
#[derive(Clone, Copy, PartialEq, Eq, Default, Debug)]
|
#[derive(Clone, Copy, PartialEq, Eq, Default, Debug)]
|
||||||
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
||||||
#[repr(u8)]
|
#[repr(u8)]
|
||||||
pub enum StatusSource {
|
pub enum StatusSource {
|
||||||
#[default]
|
#[default]
|
||||||
|
/// All-ones if TX FIFO level < N, otherwise all-zeroes.
|
||||||
TxFifoLevel = 0,
|
TxFifoLevel = 0,
|
||||||
|
/// All-ones if RX FIFO level < N, otherwise all-zeroes.
|
||||||
RxFifoLevel = 1,
|
RxFifoLevel = 1,
|
||||||
}
|
}
|
||||||
|
|
||||||
@ -81,6 +92,7 @@ const RXNEMPTY_MASK: u32 = 1 << 0;
|
|||||||
const TXNFULL_MASK: u32 = 1 << 4;
|
const TXNFULL_MASK: u32 = 1 << 4;
|
||||||
const SMIRQ_MASK: u32 = 1 << 8;
|
const SMIRQ_MASK: u32 = 1 << 8;
|
||||||
|
|
||||||
|
/// Interrupt handler for PIO.
|
||||||
pub struct InterruptHandler<PIO: Instance> {
|
pub struct InterruptHandler<PIO: Instance> {
|
||||||
_pio: PhantomData<PIO>,
|
_pio: PhantomData<PIO>,
|
||||||
}
|
}
|
||||||
@ -105,6 +117,7 @@ pub struct FifoOutFuture<'a, 'd, PIO: Instance, const SM: usize> {
|
|||||||
}
|
}
|
||||||
|
|
||||||
impl<'a, 'd, PIO: Instance, const SM: usize> FifoOutFuture<'a, 'd, PIO, SM> {
|
impl<'a, 'd, PIO: Instance, const SM: usize> FifoOutFuture<'a, 'd, PIO, SM> {
|
||||||
|
/// Create a new future waiting for TX-FIFO to become writable.
|
||||||
pub fn new(sm: &'a mut StateMachineTx<'d, PIO, SM>, value: u32) -> Self {
|
pub fn new(sm: &'a mut StateMachineTx<'d, PIO, SM>, value: u32) -> Self {
|
||||||
FifoOutFuture { sm_tx: sm, value }
|
FifoOutFuture { sm_tx: sm, value }
|
||||||
}
|
}
|
||||||
@ -136,13 +149,14 @@ impl<'a, 'd, PIO: Instance, const SM: usize> Drop for FifoOutFuture<'a, 'd, PIO,
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
/// Future that waits for RX-FIFO to become readable
|
/// Future that waits for RX-FIFO to become readable.
|
||||||
#[must_use = "futures do nothing unless you `.await` or poll them"]
|
#[must_use = "futures do nothing unless you `.await` or poll them"]
|
||||||
pub struct FifoInFuture<'a, 'd, PIO: Instance, const SM: usize> {
|
pub struct FifoInFuture<'a, 'd, PIO: Instance, const SM: usize> {
|
||||||
sm_rx: &'a mut StateMachineRx<'d, PIO, SM>,
|
sm_rx: &'a mut StateMachineRx<'d, PIO, SM>,
|
||||||
}
|
}
|
||||||
|
|
||||||
impl<'a, 'd, PIO: Instance, const SM: usize> FifoInFuture<'a, 'd, PIO, SM> {
|
impl<'a, 'd, PIO: Instance, const SM: usize> FifoInFuture<'a, 'd, PIO, SM> {
|
||||||
|
/// Create future that waits for RX-FIFO to become readable.
|
||||||
pub fn new(sm: &'a mut StateMachineRx<'d, PIO, SM>) -> Self {
|
pub fn new(sm: &'a mut StateMachineRx<'d, PIO, SM>) -> Self {
|
||||||
FifoInFuture { sm_rx: sm }
|
FifoInFuture { sm_rx: sm }
|
||||||
}
|
}
|
||||||
@ -207,6 +221,7 @@ impl<'a, 'd, PIO: Instance> Drop for IrqFuture<'a, 'd, PIO> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Type representing a PIO pin.
|
||||||
pub struct Pin<'l, PIO: Instance> {
|
pub struct Pin<'l, PIO: Instance> {
|
||||||
pin: PeripheralRef<'l, AnyPin>,
|
pin: PeripheralRef<'l, AnyPin>,
|
||||||
pio: PhantomData<PIO>,
|
pio: PhantomData<PIO>,
|
||||||
@ -226,7 +241,7 @@ impl<'l, PIO: Instance> Pin<'l, PIO> {
|
|||||||
});
|
});
|
||||||
}
|
}
|
||||||
|
|
||||||
// Set the pin's slew rate.
|
/// Set the pin's slew rate.
|
||||||
#[inline]
|
#[inline]
|
||||||
pub fn set_slew_rate(&mut self, slew_rate: SlewRate) {
|
pub fn set_slew_rate(&mut self, slew_rate: SlewRate) {
|
||||||
self.pin.pad_ctrl().modify(|w| {
|
self.pin.pad_ctrl().modify(|w| {
|
||||||
@ -251,6 +266,7 @@ impl<'l, PIO: Instance> Pin<'l, PIO> {
|
|||||||
});
|
});
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Set the pin's input sync bypass.
|
||||||
pub fn set_input_sync_bypass<'a>(&mut self, bypass: bool) {
|
pub fn set_input_sync_bypass<'a>(&mut self, bypass: bool) {
|
||||||
let mask = 1 << self.pin();
|
let mask = 1 << self.pin();
|
||||||
if bypass {
|
if bypass {
|
||||||
@ -260,28 +276,34 @@ impl<'l, PIO: Instance> Pin<'l, PIO> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Get the underlying pin number.
|
||||||
pub fn pin(&self) -> u8 {
|
pub fn pin(&self) -> u8 {
|
||||||
self.pin._pin()
|
self.pin._pin()
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Type representing a state machine RX FIFO.
|
||||||
pub struct StateMachineRx<'d, PIO: Instance, const SM: usize> {
|
pub struct StateMachineRx<'d, PIO: Instance, const SM: usize> {
|
||||||
pio: PhantomData<&'d mut PIO>,
|
pio: PhantomData<&'d mut PIO>,
|
||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, PIO: Instance, const SM: usize> StateMachineRx<'d, PIO, SM> {
|
impl<'d, PIO: Instance, const SM: usize> StateMachineRx<'d, PIO, SM> {
|
||||||
|
/// Check if RX FIFO is empty.
|
||||||
pub fn empty(&self) -> bool {
|
pub fn empty(&self) -> bool {
|
||||||
PIO::PIO.fstat().read().rxempty() & (1u8 << SM) != 0
|
PIO::PIO.fstat().read().rxempty() & (1u8 << SM) != 0
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Check if RX FIFO is full.
|
||||||
pub fn full(&self) -> bool {
|
pub fn full(&self) -> bool {
|
||||||
PIO::PIO.fstat().read().rxfull() & (1u8 << SM) != 0
|
PIO::PIO.fstat().read().rxfull() & (1u8 << SM) != 0
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Check RX FIFO level.
|
||||||
pub fn level(&self) -> u8 {
|
pub fn level(&self) -> u8 {
|
||||||
(PIO::PIO.flevel().read().0 >> (SM * 8 + 4)) as u8 & 0x0f
|
(PIO::PIO.flevel().read().0 >> (SM * 8 + 4)) as u8 & 0x0f
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Check if state machine has stalled on full RX FIFO.
|
||||||
pub fn stalled(&self) -> bool {
|
pub fn stalled(&self) -> bool {
|
||||||
let fdebug = PIO::PIO.fdebug();
|
let fdebug = PIO::PIO.fdebug();
|
||||||
let ret = fdebug.read().rxstall() & (1 << SM) != 0;
|
let ret = fdebug.read().rxstall() & (1 << SM) != 0;
|
||||||
@ -291,6 +313,7 @@ impl<'d, PIO: Instance, const SM: usize> StateMachineRx<'d, PIO, SM> {
|
|||||||
ret
|
ret
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Check if RX FIFO underflow (i.e. read-on-empty by the system) has occurred.
|
||||||
pub fn underflowed(&self) -> bool {
|
pub fn underflowed(&self) -> bool {
|
||||||
let fdebug = PIO::PIO.fdebug();
|
let fdebug = PIO::PIO.fdebug();
|
||||||
let ret = fdebug.read().rxunder() & (1 << SM) != 0;
|
let ret = fdebug.read().rxunder() & (1 << SM) != 0;
|
||||||
@ -300,10 +323,12 @@ impl<'d, PIO: Instance, const SM: usize> StateMachineRx<'d, PIO, SM> {
|
|||||||
ret
|
ret
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Pull data from RX FIFO.
|
||||||
pub fn pull(&mut self) -> u32 {
|
pub fn pull(&mut self) -> u32 {
|
||||||
PIO::PIO.rxf(SM).read()
|
PIO::PIO.rxf(SM).read()
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Attempt pulling data from RX FIFO.
|
||||||
pub fn try_pull(&mut self) -> Option<u32> {
|
pub fn try_pull(&mut self) -> Option<u32> {
|
||||||
if self.empty() {
|
if self.empty() {
|
||||||
return None;
|
return None;
|
||||||
@ -311,10 +336,12 @@ impl<'d, PIO: Instance, const SM: usize> StateMachineRx<'d, PIO, SM> {
|
|||||||
Some(self.pull())
|
Some(self.pull())
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Wait for RX FIFO readable.
|
||||||
pub fn wait_pull<'a>(&'a mut self) -> FifoInFuture<'a, 'd, PIO, SM> {
|
pub fn wait_pull<'a>(&'a mut self) -> FifoInFuture<'a, 'd, PIO, SM> {
|
||||||
FifoInFuture::new(self)
|
FifoInFuture::new(self)
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Prepare DMA transfer from RX FIFO.
|
||||||
pub fn dma_pull<'a, C: Channel, W: Word>(
|
pub fn dma_pull<'a, C: Channel, W: Word>(
|
||||||
&'a mut self,
|
&'a mut self,
|
||||||
ch: PeripheralRef<'a, C>,
|
ch: PeripheralRef<'a, C>,
|
||||||
@ -340,22 +367,28 @@ impl<'d, PIO: Instance, const SM: usize> StateMachineRx<'d, PIO, SM> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Type representing a state machine TX FIFO.
|
||||||
pub struct StateMachineTx<'d, PIO: Instance, const SM: usize> {
|
pub struct StateMachineTx<'d, PIO: Instance, const SM: usize> {
|
||||||
pio: PhantomData<&'d mut PIO>,
|
pio: PhantomData<&'d mut PIO>,
|
||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, PIO: Instance, const SM: usize> StateMachineTx<'d, PIO, SM> {
|
impl<'d, PIO: Instance, const SM: usize> StateMachineTx<'d, PIO, SM> {
|
||||||
|
/// Check if TX FIFO is empty.
|
||||||
pub fn empty(&self) -> bool {
|
pub fn empty(&self) -> bool {
|
||||||
PIO::PIO.fstat().read().txempty() & (1u8 << SM) != 0
|
PIO::PIO.fstat().read().txempty() & (1u8 << SM) != 0
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Check if TX FIFO is full.
|
||||||
pub fn full(&self) -> bool {
|
pub fn full(&self) -> bool {
|
||||||
PIO::PIO.fstat().read().txfull() & (1u8 << SM) != 0
|
PIO::PIO.fstat().read().txfull() & (1u8 << SM) != 0
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Check TX FIFO level.
|
||||||
pub fn level(&self) -> u8 {
|
pub fn level(&self) -> u8 {
|
||||||
(PIO::PIO.flevel().read().0 >> (SM * 8)) as u8 & 0x0f
|
(PIO::PIO.flevel().read().0 >> (SM * 8)) as u8 & 0x0f
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Check state machine has stalled on empty TX FIFO.
|
||||||
pub fn stalled(&self) -> bool {
|
pub fn stalled(&self) -> bool {
|
||||||
let fdebug = PIO::PIO.fdebug();
|
let fdebug = PIO::PIO.fdebug();
|
||||||
let ret = fdebug.read().txstall() & (1 << SM) != 0;
|
let ret = fdebug.read().txstall() & (1 << SM) != 0;
|
||||||
@ -365,6 +398,7 @@ impl<'d, PIO: Instance, const SM: usize> StateMachineTx<'d, PIO, SM> {
|
|||||||
ret
|
ret
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Check if FIFO overflowed.
|
||||||
pub fn overflowed(&self) -> bool {
|
pub fn overflowed(&self) -> bool {
|
||||||
let fdebug = PIO::PIO.fdebug();
|
let fdebug = PIO::PIO.fdebug();
|
||||||
let ret = fdebug.read().txover() & (1 << SM) != 0;
|
let ret = fdebug.read().txover() & (1 << SM) != 0;
|
||||||
@ -374,10 +408,12 @@ impl<'d, PIO: Instance, const SM: usize> StateMachineTx<'d, PIO, SM> {
|
|||||||
ret
|
ret
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Force push data to TX FIFO.
|
||||||
pub fn push(&mut self, v: u32) {
|
pub fn push(&mut self, v: u32) {
|
||||||
PIO::PIO.txf(SM).write_value(v);
|
PIO::PIO.txf(SM).write_value(v);
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Attempt to push data to TX FIFO.
|
||||||
pub fn try_push(&mut self, v: u32) -> bool {
|
pub fn try_push(&mut self, v: u32) -> bool {
|
||||||
if self.full() {
|
if self.full() {
|
||||||
return false;
|
return false;
|
||||||
@ -386,10 +422,12 @@ impl<'d, PIO: Instance, const SM: usize> StateMachineTx<'d, PIO, SM> {
|
|||||||
true
|
true
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Wait until FIFO is ready for writing.
|
||||||
pub fn wait_push<'a>(&'a mut self, value: u32) -> FifoOutFuture<'a, 'd, PIO, SM> {
|
pub fn wait_push<'a>(&'a mut self, value: u32) -> FifoOutFuture<'a, 'd, PIO, SM> {
|
||||||
FifoOutFuture::new(self, value)
|
FifoOutFuture::new(self, value)
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Prepare a DMA transfer to TX FIFO.
|
||||||
pub fn dma_push<'a, C: Channel, W: Word>(&'a mut self, ch: PeripheralRef<'a, C>, data: &'a [W]) -> Transfer<'a, C> {
|
pub fn dma_push<'a, C: Channel, W: Word>(&'a mut self, ch: PeripheralRef<'a, C>, data: &'a [W]) -> Transfer<'a, C> {
|
||||||
let pio_no = PIO::PIO_NO;
|
let pio_no = PIO::PIO_NO;
|
||||||
let p = ch.regs();
|
let p = ch.regs();
|
||||||
@ -411,6 +449,7 @@ impl<'d, PIO: Instance, const SM: usize> StateMachineTx<'d, PIO, SM> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// A type representing a single PIO state machine.
|
||||||
pub struct StateMachine<'d, PIO: Instance, const SM: usize> {
|
pub struct StateMachine<'d, PIO: Instance, const SM: usize> {
|
||||||
rx: StateMachineRx<'d, PIO, SM>,
|
rx: StateMachineRx<'d, PIO, SM>,
|
||||||
tx: StateMachineTx<'d, PIO, SM>,
|
tx: StateMachineTx<'d, PIO, SM>,
|
||||||
@ -430,52 +469,78 @@ fn assert_consecutive<'d, PIO: Instance>(pins: &[&Pin<'d, PIO>]) {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// PIO Execution config.
|
||||||
#[derive(Clone, Copy, Default, Debug)]
|
#[derive(Clone, Copy, Default, Debug)]
|
||||||
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
||||||
#[non_exhaustive]
|
#[non_exhaustive]
|
||||||
pub struct ExecConfig {
|
pub struct ExecConfig {
|
||||||
|
/// If true, the MSB of the Delay/Side-set instruction field is used as side-set enable, rather than a side-set data bit.
|
||||||
pub side_en: bool,
|
pub side_en: bool,
|
||||||
|
/// If true, side-set data is asserted to pin directions, instead of pin values.
|
||||||
pub side_pindir: bool,
|
pub side_pindir: bool,
|
||||||
|
/// Pin to trigger jump.
|
||||||
pub jmp_pin: u8,
|
pub jmp_pin: u8,
|
||||||
|
/// After reaching this address, execution is wrapped to wrap_bottom.
|
||||||
pub wrap_top: u8,
|
pub wrap_top: u8,
|
||||||
|
/// After reaching wrap_top, execution is wrapped to this address.
|
||||||
pub wrap_bottom: u8,
|
pub wrap_bottom: u8,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// PIO shift register config for input or output.
|
||||||
#[derive(Clone, Copy, Default, Debug)]
|
#[derive(Clone, Copy, Default, Debug)]
|
||||||
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
||||||
pub struct ShiftConfig {
|
pub struct ShiftConfig {
|
||||||
|
/// Number of bits shifted out of OSR before autopull.
|
||||||
pub threshold: u8,
|
pub threshold: u8,
|
||||||
|
/// Shift direction.
|
||||||
pub direction: ShiftDirection,
|
pub direction: ShiftDirection,
|
||||||
|
/// For output: Pull automatically output shift register is emptied.
|
||||||
|
/// For input: Push automatically when the input shift register is filled.
|
||||||
pub auto_fill: bool,
|
pub auto_fill: bool,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// PIO pin config.
|
||||||
#[derive(Clone, Copy, Default, Debug)]
|
#[derive(Clone, Copy, Default, Debug)]
|
||||||
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
||||||
pub struct PinConfig {
|
pub struct PinConfig {
|
||||||
|
/// The number of MSBs of the Delay/Side-set instruction field which are used for side-set.
|
||||||
pub sideset_count: u8,
|
pub sideset_count: u8,
|
||||||
|
/// The number of pins asserted by a SET. In the range 0 to 5 inclusive.
|
||||||
pub set_count: u8,
|
pub set_count: u8,
|
||||||
|
/// The number of pins asserted by an OUT PINS, OUT PINDIRS or MOV PINS instruction. In the range 0 to 32 inclusive.
|
||||||
pub out_count: u8,
|
pub out_count: u8,
|
||||||
|
/// The pin which is mapped to the least-significant bit of a state machine's IN data bus.
|
||||||
pub in_base: u8,
|
pub in_base: u8,
|
||||||
|
/// The lowest-numbered pin that will be affected by a side-set operation.
|
||||||
pub sideset_base: u8,
|
pub sideset_base: u8,
|
||||||
|
/// The lowest-numbered pin that will be affected by a SET PINS or SET PINDIRS instruction.
|
||||||
pub set_base: u8,
|
pub set_base: u8,
|
||||||
|
/// The lowest-numbered pin that will be affected by an OUT PINS, OUT PINDIRS or MOV PINS instruction.
|
||||||
pub out_base: u8,
|
pub out_base: u8,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// PIO config.
|
||||||
#[derive(Clone, Copy, Debug)]
|
#[derive(Clone, Copy, Debug)]
|
||||||
pub struct Config<'d, PIO: Instance> {
|
pub struct Config<'d, PIO: Instance> {
|
||||||
// CLKDIV
|
/// Clock divisor register for state machines.
|
||||||
pub clock_divider: FixedU32<U8>,
|
pub clock_divider: FixedU32<U8>,
|
||||||
// EXECCTRL
|
/// Which data bit to use for inline OUT enable.
|
||||||
pub out_en_sel: u8,
|
pub out_en_sel: u8,
|
||||||
|
/// Use a bit of OUT data as an auxiliary write enable When used in conjunction with OUT_STICKY.
|
||||||
pub inline_out_en: bool,
|
pub inline_out_en: bool,
|
||||||
|
/// Continuously assert the most recent OUT/SET to the pins.
|
||||||
pub out_sticky: bool,
|
pub out_sticky: bool,
|
||||||
|
/// Which source to use for checking status.
|
||||||
pub status_sel: StatusSource,
|
pub status_sel: StatusSource,
|
||||||
|
/// Status comparison level.
|
||||||
pub status_n: u8,
|
pub status_n: u8,
|
||||||
exec: ExecConfig,
|
exec: ExecConfig,
|
||||||
origin: Option<u8>,
|
origin: Option<u8>,
|
||||||
// SHIFTCTRL
|
/// Configure FIFO allocation.
|
||||||
pub fifo_join: FifoJoin,
|
pub fifo_join: FifoJoin,
|
||||||
|
/// Input shifting config.
|
||||||
pub shift_in: ShiftConfig,
|
pub shift_in: ShiftConfig,
|
||||||
|
/// Output shifting config.
|
||||||
pub shift_out: ShiftConfig,
|
pub shift_out: ShiftConfig,
|
||||||
// PINCTRL
|
// PINCTRL
|
||||||
pins: PinConfig,
|
pins: PinConfig,
|
||||||
@ -505,16 +570,22 @@ impl<'d, PIO: Instance> Default for Config<'d, PIO> {
|
|||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, PIO: Instance> Config<'d, PIO> {
|
impl<'d, PIO: Instance> Config<'d, PIO> {
|
||||||
|
/// Get execution configuration.
|
||||||
pub fn get_exec(&self) -> ExecConfig {
|
pub fn get_exec(&self) -> ExecConfig {
|
||||||
self.exec
|
self.exec
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Update execution configuration.
|
||||||
pub unsafe fn set_exec(&mut self, e: ExecConfig) {
|
pub unsafe fn set_exec(&mut self, e: ExecConfig) {
|
||||||
self.exec = e;
|
self.exec = e;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Get pin configuration.
|
||||||
pub fn get_pins(&self) -> PinConfig {
|
pub fn get_pins(&self) -> PinConfig {
|
||||||
self.pins
|
self.pins
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Update pin configuration.
|
||||||
pub unsafe fn set_pins(&mut self, p: PinConfig) {
|
pub unsafe fn set_pins(&mut self, p: PinConfig) {
|
||||||
self.pins = p;
|
self.pins = p;
|
||||||
}
|
}
|
||||||
@ -537,6 +608,7 @@ impl<'d, PIO: Instance> Config<'d, PIO> {
|
|||||||
self.origin = Some(prog.origin);
|
self.origin = Some(prog.origin);
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Set pin used to signal jump.
|
||||||
pub fn set_jmp_pin(&mut self, pin: &Pin<'d, PIO>) {
|
pub fn set_jmp_pin(&mut self, pin: &Pin<'d, PIO>) {
|
||||||
self.exec.jmp_pin = pin.pin();
|
self.exec.jmp_pin = pin.pin();
|
||||||
}
|
}
|
||||||
@ -571,6 +643,7 @@ impl<'d, PIO: Instance> Config<'d, PIO> {
|
|||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, PIO: Instance + 'd, const SM: usize> StateMachine<'d, PIO, SM> {
|
impl<'d, PIO: Instance + 'd, const SM: usize> StateMachine<'d, PIO, SM> {
|
||||||
|
/// Set the config for a given PIO state machine.
|
||||||
pub fn set_config(&mut self, config: &Config<'d, PIO>) {
|
pub fn set_config(&mut self, config: &Config<'d, PIO>) {
|
||||||
// sm expects 0 for 65536, truncation makes that happen
|
// sm expects 0 for 65536, truncation makes that happen
|
||||||
assert!(config.clock_divider <= 65536, "clkdiv must be <= 65536");
|
assert!(config.clock_divider <= 65536, "clkdiv must be <= 65536");
|
||||||
@ -617,7 +690,7 @@ impl<'d, PIO: Instance + 'd, const SM: usize> StateMachine<'d, PIO, SM> {
|
|||||||
w.set_out_base(config.pins.out_base);
|
w.set_out_base(config.pins.out_base);
|
||||||
});
|
});
|
||||||
if let Some(origin) = config.origin {
|
if let Some(origin) = config.origin {
|
||||||
unsafe { pio_instr_util::exec_jmp(self, origin) }
|
unsafe { instr::exec_jmp(self, origin) }
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
@ -626,10 +699,13 @@ impl<'d, PIO: Instance + 'd, const SM: usize> StateMachine<'d, PIO, SM> {
|
|||||||
PIO::PIO.sm(SM)
|
PIO::PIO.sm(SM)
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Restart this state machine.
|
||||||
pub fn restart(&mut self) {
|
pub fn restart(&mut self) {
|
||||||
let mask = 1u8 << SM;
|
let mask = 1u8 << SM;
|
||||||
PIO::PIO.ctrl().write_set(|w| w.set_sm_restart(mask));
|
PIO::PIO.ctrl().write_set(|w| w.set_sm_restart(mask));
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Enable state machine.
|
||||||
pub fn set_enable(&mut self, enable: bool) {
|
pub fn set_enable(&mut self, enable: bool) {
|
||||||
let mask = 1u8 << SM;
|
let mask = 1u8 << SM;
|
||||||
if enable {
|
if enable {
|
||||||
@ -639,10 +715,12 @@ impl<'d, PIO: Instance + 'd, const SM: usize> StateMachine<'d, PIO, SM> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Check if state machine is enabled.
|
||||||
pub fn is_enabled(&self) -> bool {
|
pub fn is_enabled(&self) -> bool {
|
||||||
PIO::PIO.ctrl().read().sm_enable() & (1u8 << SM) != 0
|
PIO::PIO.ctrl().read().sm_enable() & (1u8 << SM) != 0
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Restart a state machine's clock divider from an initial phase of 0.
|
||||||
pub fn clkdiv_restart(&mut self) {
|
pub fn clkdiv_restart(&mut self) {
|
||||||
let mask = 1u8 << SM;
|
let mask = 1u8 << SM;
|
||||||
PIO::PIO.ctrl().write_set(|w| w.set_clkdiv_restart(mask));
|
PIO::PIO.ctrl().write_set(|w| w.set_clkdiv_restart(mask));
|
||||||
@ -690,6 +768,7 @@ impl<'d, PIO: Instance + 'd, const SM: usize> StateMachine<'d, PIO, SM> {
|
|||||||
});
|
});
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Flush FIFOs for state machine.
|
||||||
pub fn clear_fifos(&mut self) {
|
pub fn clear_fifos(&mut self) {
|
||||||
// Toggle FJOIN_RX to flush FIFOs
|
// Toggle FJOIN_RX to flush FIFOs
|
||||||
let shiftctrl = Self::this_sm().shiftctrl();
|
let shiftctrl = Self::this_sm().shiftctrl();
|
||||||
@ -701,21 +780,31 @@ impl<'d, PIO: Instance + 'd, const SM: usize> StateMachine<'d, PIO, SM> {
|
|||||||
});
|
});
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Instruct state machine to execute a given instructions
|
||||||
|
///
|
||||||
|
/// SAFETY: The state machine must be in a state where executing
|
||||||
|
/// an arbitrary instruction does not crash it.
|
||||||
pub unsafe fn exec_instr(&mut self, instr: u16) {
|
pub unsafe fn exec_instr(&mut self, instr: u16) {
|
||||||
Self::this_sm().instr().write(|w| w.set_instr(instr));
|
Self::this_sm().instr().write(|w| w.set_instr(instr));
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Return a read handle for reading state machine outputs.
|
||||||
pub fn rx(&mut self) -> &mut StateMachineRx<'d, PIO, SM> {
|
pub fn rx(&mut self) -> &mut StateMachineRx<'d, PIO, SM> {
|
||||||
&mut self.rx
|
&mut self.rx
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Return a handle for writing to inputs.
|
||||||
pub fn tx(&mut self) -> &mut StateMachineTx<'d, PIO, SM> {
|
pub fn tx(&mut self) -> &mut StateMachineTx<'d, PIO, SM> {
|
||||||
&mut self.tx
|
&mut self.tx
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Return both read and write handles for the state machine.
|
||||||
pub fn rx_tx(&mut self) -> (&mut StateMachineRx<'d, PIO, SM>, &mut StateMachineTx<'d, PIO, SM>) {
|
pub fn rx_tx(&mut self) -> (&mut StateMachineRx<'d, PIO, SM>, &mut StateMachineTx<'d, PIO, SM>) {
|
||||||
(&mut self.rx, &mut self.tx)
|
(&mut self.rx, &mut self.tx)
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// PIO handle.
|
||||||
pub struct Common<'d, PIO: Instance> {
|
pub struct Common<'d, PIO: Instance> {
|
||||||
instructions_used: u32,
|
instructions_used: u32,
|
||||||
pio: PhantomData<&'d mut PIO>,
|
pio: PhantomData<&'d mut PIO>,
|
||||||
@ -727,18 +816,25 @@ impl<'d, PIO: Instance> Drop for Common<'d, PIO> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Memory of PIO instance.
|
||||||
pub struct InstanceMemory<'d, PIO: Instance> {
|
pub struct InstanceMemory<'d, PIO: Instance> {
|
||||||
used_mask: u32,
|
used_mask: u32,
|
||||||
pio: PhantomData<&'d mut PIO>,
|
pio: PhantomData<&'d mut PIO>,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// A loaded PIO program.
|
||||||
pub struct LoadedProgram<'d, PIO: Instance> {
|
pub struct LoadedProgram<'d, PIO: Instance> {
|
||||||
|
/// Memory used by program.
|
||||||
pub used_memory: InstanceMemory<'d, PIO>,
|
pub used_memory: InstanceMemory<'d, PIO>,
|
||||||
|
/// Program origin for loading.
|
||||||
pub origin: u8,
|
pub origin: u8,
|
||||||
|
/// Wrap controls what to do once program is done executing.
|
||||||
pub wrap: Wrap,
|
pub wrap: Wrap,
|
||||||
|
/// Data for 'side' set instruction parameters.
|
||||||
pub side_set: SideSet,
|
pub side_set: SideSet,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Errors loading a PIO program.
|
||||||
#[derive(Clone, Copy, PartialEq, Eq, Debug)]
|
#[derive(Clone, Copy, PartialEq, Eq, Debug)]
|
||||||
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
||||||
pub enum LoadError {
|
pub enum LoadError {
|
||||||
@ -834,6 +930,7 @@ impl<'d, PIO: Instance> Common<'d, PIO> {
|
|||||||
self.instructions_used &= !instrs.used_mask;
|
self.instructions_used &= !instrs.used_mask;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Bypass flipflop synchronizer on GPIO inputs.
|
||||||
pub fn set_input_sync_bypass<'a>(&'a mut self, bypass: u32, mask: u32) {
|
pub fn set_input_sync_bypass<'a>(&'a mut self, bypass: u32, mask: u32) {
|
||||||
// this can interfere with per-pin bypass functions. splitting the
|
// this can interfere with per-pin bypass functions. splitting the
|
||||||
// modification is going to be fine since nothing that relies on
|
// modification is going to be fine since nothing that relies on
|
||||||
@ -842,6 +939,7 @@ impl<'d, PIO: Instance> Common<'d, PIO> {
|
|||||||
PIO::PIO.input_sync_bypass().write_clear(|w| *w = mask & !bypass);
|
PIO::PIO.input_sync_bypass().write_clear(|w| *w = mask & !bypass);
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Get bypass configuration.
|
||||||
pub fn get_input_sync_bypass(&self) -> u32 {
|
pub fn get_input_sync_bypass(&self) -> u32 {
|
||||||
PIO::PIO.input_sync_bypass().read()
|
PIO::PIO.input_sync_bypass().read()
|
||||||
}
|
}
|
||||||
@ -861,6 +959,7 @@ impl<'d, PIO: Instance> Common<'d, PIO> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Apply changes to all state machines in a batch.
|
||||||
pub fn apply_sm_batch(&mut self, f: impl FnOnce(&mut PioBatch<'d, PIO>)) {
|
pub fn apply_sm_batch(&mut self, f: impl FnOnce(&mut PioBatch<'d, PIO>)) {
|
||||||
let mut batch = PioBatch {
|
let mut batch = PioBatch {
|
||||||
clkdiv_restart: 0,
|
clkdiv_restart: 0,
|
||||||
@ -878,6 +977,7 @@ impl<'d, PIO: Instance> Common<'d, PIO> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Represents multiple state machines in a single type.
|
||||||
pub struct PioBatch<'a, PIO: Instance> {
|
pub struct PioBatch<'a, PIO: Instance> {
|
||||||
clkdiv_restart: u8,
|
clkdiv_restart: u8,
|
||||||
sm_restart: u8,
|
sm_restart: u8,
|
||||||
@ -887,25 +987,25 @@ pub struct PioBatch<'a, PIO: Instance> {
|
|||||||
}
|
}
|
||||||
|
|
||||||
impl<'a, PIO: Instance> PioBatch<'a, PIO> {
|
impl<'a, PIO: Instance> PioBatch<'a, PIO> {
|
||||||
pub fn restart_clockdiv<const SM: usize>(&mut self, _sm: &mut StateMachine<'a, PIO, SM>) {
|
/// Restart a state machine's clock divider from an initial phase of 0.
|
||||||
self.clkdiv_restart |= 1 << SM;
|
|
||||||
}
|
|
||||||
|
|
||||||
pub fn restart<const SM: usize>(&mut self, _sm: &mut StateMachine<'a, PIO, SM>) {
|
pub fn restart<const SM: usize>(&mut self, _sm: &mut StateMachine<'a, PIO, SM>) {
|
||||||
self.clkdiv_restart |= 1 << SM;
|
self.clkdiv_restart |= 1 << SM;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Enable a specific state machine.
|
||||||
pub fn set_enable<const SM: usize>(&mut self, _sm: &mut StateMachine<'a, PIO, SM>, enable: bool) {
|
pub fn set_enable<const SM: usize>(&mut self, _sm: &mut StateMachine<'a, PIO, SM>, enable: bool) {
|
||||||
self.sm_enable_mask |= 1 << SM;
|
self.sm_enable_mask |= 1 << SM;
|
||||||
self.sm_enable |= (enable as u8) << SM;
|
self.sm_enable |= (enable as u8) << SM;
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Type representing a PIO interrupt.
|
||||||
pub struct Irq<'d, PIO: Instance, const N: usize> {
|
pub struct Irq<'d, PIO: Instance, const N: usize> {
|
||||||
pio: PhantomData<&'d mut PIO>,
|
pio: PhantomData<&'d mut PIO>,
|
||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, PIO: Instance, const N: usize> Irq<'d, PIO, N> {
|
impl<'d, PIO: Instance, const N: usize> Irq<'d, PIO, N> {
|
||||||
|
/// Wait for an IRQ to fire.
|
||||||
pub fn wait<'a>(&'a mut self) -> IrqFuture<'a, 'd, PIO> {
|
pub fn wait<'a>(&'a mut self) -> IrqFuture<'a, 'd, PIO> {
|
||||||
IrqFuture {
|
IrqFuture {
|
||||||
pio: PhantomData,
|
pio: PhantomData,
|
||||||
@ -914,59 +1014,79 @@ impl<'d, PIO: Instance, const N: usize> Irq<'d, PIO, N> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Interrupt flags for a PIO instance.
|
||||||
#[derive(Clone)]
|
#[derive(Clone)]
|
||||||
pub struct IrqFlags<'d, PIO: Instance> {
|
pub struct IrqFlags<'d, PIO: Instance> {
|
||||||
pio: PhantomData<&'d mut PIO>,
|
pio: PhantomData<&'d mut PIO>,
|
||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, PIO: Instance> IrqFlags<'d, PIO> {
|
impl<'d, PIO: Instance> IrqFlags<'d, PIO> {
|
||||||
|
/// Check if interrupt fired.
|
||||||
pub fn check(&self, irq_no: u8) -> bool {
|
pub fn check(&self, irq_no: u8) -> bool {
|
||||||
assert!(irq_no < 8);
|
assert!(irq_no < 8);
|
||||||
self.check_any(1 << irq_no)
|
self.check_any(1 << irq_no)
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Check if any of the interrupts in the bitmap fired.
|
||||||
pub fn check_any(&self, irqs: u8) -> bool {
|
pub fn check_any(&self, irqs: u8) -> bool {
|
||||||
PIO::PIO.irq().read().irq() & irqs != 0
|
PIO::PIO.irq().read().irq() & irqs != 0
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Check if all interrupts have fired.
|
||||||
pub fn check_all(&self, irqs: u8) -> bool {
|
pub fn check_all(&self, irqs: u8) -> bool {
|
||||||
PIO::PIO.irq().read().irq() & irqs == irqs
|
PIO::PIO.irq().read().irq() & irqs == irqs
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Clear interrupt for interrupt number.
|
||||||
pub fn clear(&self, irq_no: usize) {
|
pub fn clear(&self, irq_no: usize) {
|
||||||
assert!(irq_no < 8);
|
assert!(irq_no < 8);
|
||||||
self.clear_all(1 << irq_no);
|
self.clear_all(1 << irq_no);
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Clear all interrupts set in the bitmap.
|
||||||
pub fn clear_all(&self, irqs: u8) {
|
pub fn clear_all(&self, irqs: u8) {
|
||||||
PIO::PIO.irq().write(|w| w.set_irq(irqs))
|
PIO::PIO.irq().write(|w| w.set_irq(irqs))
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Fire a given interrupt.
|
||||||
pub fn set(&self, irq_no: usize) {
|
pub fn set(&self, irq_no: usize) {
|
||||||
assert!(irq_no < 8);
|
assert!(irq_no < 8);
|
||||||
self.set_all(1 << irq_no);
|
self.set_all(1 << irq_no);
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Fire all interrupts.
|
||||||
pub fn set_all(&self, irqs: u8) {
|
pub fn set_all(&self, irqs: u8) {
|
||||||
PIO::PIO.irq_force().write(|w| w.set_irq_force(irqs))
|
PIO::PIO.irq_force().write(|w| w.set_irq_force(irqs))
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// An instance of the PIO driver.
|
||||||
pub struct Pio<'d, PIO: Instance> {
|
pub struct Pio<'d, PIO: Instance> {
|
||||||
|
/// PIO handle.
|
||||||
pub common: Common<'d, PIO>,
|
pub common: Common<'d, PIO>,
|
||||||
|
/// PIO IRQ flags.
|
||||||
pub irq_flags: IrqFlags<'d, PIO>,
|
pub irq_flags: IrqFlags<'d, PIO>,
|
||||||
|
/// IRQ0 configuration.
|
||||||
pub irq0: Irq<'d, PIO, 0>,
|
pub irq0: Irq<'d, PIO, 0>,
|
||||||
|
/// IRQ1 configuration.
|
||||||
pub irq1: Irq<'d, PIO, 1>,
|
pub irq1: Irq<'d, PIO, 1>,
|
||||||
|
/// IRQ2 configuration.
|
||||||
pub irq2: Irq<'d, PIO, 2>,
|
pub irq2: Irq<'d, PIO, 2>,
|
||||||
|
/// IRQ3 configuration.
|
||||||
pub irq3: Irq<'d, PIO, 3>,
|
pub irq3: Irq<'d, PIO, 3>,
|
||||||
|
/// State machine 0 handle.
|
||||||
pub sm0: StateMachine<'d, PIO, 0>,
|
pub sm0: StateMachine<'d, PIO, 0>,
|
||||||
|
/// State machine 1 handle.
|
||||||
pub sm1: StateMachine<'d, PIO, 1>,
|
pub sm1: StateMachine<'d, PIO, 1>,
|
||||||
|
/// State machine 2 handle.
|
||||||
pub sm2: StateMachine<'d, PIO, 2>,
|
pub sm2: StateMachine<'d, PIO, 2>,
|
||||||
|
/// State machine 3 handle.
|
||||||
pub sm3: StateMachine<'d, PIO, 3>,
|
pub sm3: StateMachine<'d, PIO, 3>,
|
||||||
_pio: PhantomData<&'d mut PIO>,
|
_pio: PhantomData<&'d mut PIO>,
|
||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, PIO: Instance> Pio<'d, PIO> {
|
impl<'d, PIO: Instance> Pio<'d, PIO> {
|
||||||
|
/// Create a new instance of a PIO peripheral.
|
||||||
pub fn new(_pio: impl Peripheral<P = PIO> + 'd, _irq: impl Binding<PIO::Interrupt, InterruptHandler<PIO>>) -> Self {
|
pub fn new(_pio: impl Peripheral<P = PIO> + 'd, _irq: impl Binding<PIO::Interrupt, InterruptHandler<PIO>>) -> Self {
|
||||||
PIO::state().users.store(5, Ordering::Release);
|
PIO::state().users.store(5, Ordering::Release);
|
||||||
PIO::state().used_pins.store(0, Ordering::Release);
|
PIO::state().used_pins.store(0, Ordering::Release);
|
||||||
@ -1003,9 +1123,10 @@ impl<'d, PIO: Instance> Pio<'d, PIO> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
// we need to keep a record of which pins are assigned to each PIO. make_pio_pin
|
/// Representation of the PIO state keeping a record of which pins are assigned to
|
||||||
// notionally takes ownership of the pin it is given, but the wrapped pin cannot
|
/// each PIO.
|
||||||
// be treated as an owned resource since dropping it would have to deconfigure
|
// make_pio_pin notionally takes ownership of the pin it is given, but the wrapped pin
|
||||||
|
// cannot be treated as an owned resource since dropping it would have to deconfigure
|
||||||
// the pin, breaking running state machines in the process. pins are also shared
|
// the pin, breaking running state machines in the process. pins are also shared
|
||||||
// between all state machines, which makes ownership even messier to track any
|
// between all state machines, which makes ownership even messier to track any
|
||||||
// other way.
|
// other way.
|
||||||
@ -1059,6 +1180,7 @@ mod sealed {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// PIO instance.
|
||||||
pub trait Instance: sealed::Instance + Sized + Unpin {}
|
pub trait Instance: sealed::Instance + Sized + Unpin {}
|
||||||
|
|
||||||
macro_rules! impl_pio {
|
macro_rules! impl_pio {
|
||||||
@ -1076,6 +1198,7 @@ macro_rules! impl_pio {
|
|||||||
impl_pio!(PIO0, 0, PIO0, PIO0_0, PIO0_IRQ_0);
|
impl_pio!(PIO0, 0, PIO0, PIO0_0, PIO0_IRQ_0);
|
||||||
impl_pio!(PIO1, 1, PIO1, PIO1_0, PIO1_IRQ_0);
|
impl_pio!(PIO1, 1, PIO1, PIO1_0, PIO1_IRQ_0);
|
||||||
|
|
||||||
|
/// PIO pin.
|
||||||
pub trait PioPin: sealed::PioPin + gpio::Pin {}
|
pub trait PioPin: sealed::PioPin + gpio::Pin {}
|
||||||
|
|
||||||
macro_rules! impl_pio_pin {
|
macro_rules! impl_pio_pin {
|
@ -61,9 +61,13 @@ impl Default for Config {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// PWM input mode.
|
||||||
pub enum InputMode {
|
pub enum InputMode {
|
||||||
|
/// Level mode.
|
||||||
Level,
|
Level,
|
||||||
|
/// Rising edge mode.
|
||||||
RisingEdge,
|
RisingEdge,
|
||||||
|
/// Falling edge mode.
|
||||||
FallingEdge,
|
FallingEdge,
|
||||||
}
|
}
|
||||||
|
|
||||||
@ -77,6 +81,7 @@ impl From<InputMode> for Divmode {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// PWM driver.
|
||||||
pub struct Pwm<'d, T: Channel> {
|
pub struct Pwm<'d, T: Channel> {
|
||||||
inner: PeripheralRef<'d, T>,
|
inner: PeripheralRef<'d, T>,
|
||||||
pin_a: Option<PeripheralRef<'d, AnyPin>>,
|
pin_a: Option<PeripheralRef<'d, AnyPin>>,
|
||||||
|
@ -194,6 +194,7 @@ mod sealed {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// RTC peripheral instance.
|
||||||
pub trait Instance: sealed::Instance {}
|
pub trait Instance: sealed::Instance {}
|
||||||
|
|
||||||
impl sealed::Instance for crate::peripherals::RTC {
|
impl sealed::Instance for crate::peripherals::RTC {
|
||||||
|
@ -11,6 +11,7 @@ use crate::gpio::sealed::Pin as _;
|
|||||||
use crate::gpio::{AnyPin, Pin as GpioPin};
|
use crate::gpio::{AnyPin, Pin as GpioPin};
|
||||||
use crate::{pac, peripherals, Peripheral};
|
use crate::{pac, peripherals, Peripheral};
|
||||||
|
|
||||||
|
/// SPI errors.
|
||||||
#[derive(Debug, Clone, Copy, PartialEq, Eq)]
|
#[derive(Debug, Clone, Copy, PartialEq, Eq)]
|
||||||
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
|
||||||
#[non_exhaustive]
|
#[non_exhaustive]
|
||||||
@ -18,11 +19,15 @@ pub enum Error {
|
|||||||
// No errors for now
|
// No errors for now
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// SPI configuration.
|
||||||
#[non_exhaustive]
|
#[non_exhaustive]
|
||||||
#[derive(Clone)]
|
#[derive(Clone)]
|
||||||
pub struct Config {
|
pub struct Config {
|
||||||
|
/// Frequency.
|
||||||
pub frequency: u32,
|
pub frequency: u32,
|
||||||
|
/// Phase.
|
||||||
pub phase: Phase,
|
pub phase: Phase,
|
||||||
|
/// Polarity.
|
||||||
pub polarity: Polarity,
|
pub polarity: Polarity,
|
||||||
}
|
}
|
||||||
|
|
||||||
@ -36,6 +41,7 @@ impl Default for Config {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// SPI driver.
|
||||||
pub struct Spi<'d, T: Instance, M: Mode> {
|
pub struct Spi<'d, T: Instance, M: Mode> {
|
||||||
inner: PeripheralRef<'d, T>,
|
inner: PeripheralRef<'d, T>,
|
||||||
tx_dma: Option<PeripheralRef<'d, AnyChannel>>,
|
tx_dma: Option<PeripheralRef<'d, AnyChannel>>,
|
||||||
@ -119,6 +125,7 @@ impl<'d, T: Instance, M: Mode> Spi<'d, T, M> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Write data to SPI blocking execution until done.
|
||||||
pub fn blocking_write(&mut self, data: &[u8]) -> Result<(), Error> {
|
pub fn blocking_write(&mut self, data: &[u8]) -> Result<(), Error> {
|
||||||
let p = self.inner.regs();
|
let p = self.inner.regs();
|
||||||
for &b in data {
|
for &b in data {
|
||||||
@ -131,6 +138,7 @@ impl<'d, T: Instance, M: Mode> Spi<'d, T, M> {
|
|||||||
Ok(())
|
Ok(())
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Transfer data in place to SPI blocking execution until done.
|
||||||
pub fn blocking_transfer_in_place(&mut self, data: &mut [u8]) -> Result<(), Error> {
|
pub fn blocking_transfer_in_place(&mut self, data: &mut [u8]) -> Result<(), Error> {
|
||||||
let p = self.inner.regs();
|
let p = self.inner.regs();
|
||||||
for b in data {
|
for b in data {
|
||||||
@ -143,6 +151,7 @@ impl<'d, T: Instance, M: Mode> Spi<'d, T, M> {
|
|||||||
Ok(())
|
Ok(())
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Read data from SPI blocking execution until done.
|
||||||
pub fn blocking_read(&mut self, data: &mut [u8]) -> Result<(), Error> {
|
pub fn blocking_read(&mut self, data: &mut [u8]) -> Result<(), Error> {
|
||||||
let p = self.inner.regs();
|
let p = self.inner.regs();
|
||||||
for b in data {
|
for b in data {
|
||||||
@ -155,6 +164,7 @@ impl<'d, T: Instance, M: Mode> Spi<'d, T, M> {
|
|||||||
Ok(())
|
Ok(())
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Transfer data to SPI blocking execution until done.
|
||||||
pub fn blocking_transfer(&mut self, read: &mut [u8], write: &[u8]) -> Result<(), Error> {
|
pub fn blocking_transfer(&mut self, read: &mut [u8], write: &[u8]) -> Result<(), Error> {
|
||||||
let p = self.inner.regs();
|
let p = self.inner.regs();
|
||||||
let len = read.len().max(write.len());
|
let len = read.len().max(write.len());
|
||||||
@ -172,12 +182,14 @@ impl<'d, T: Instance, M: Mode> Spi<'d, T, M> {
|
|||||||
Ok(())
|
Ok(())
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Block execution until SPI is done.
|
||||||
pub fn flush(&mut self) -> Result<(), Error> {
|
pub fn flush(&mut self) -> Result<(), Error> {
|
||||||
let p = self.inner.regs();
|
let p = self.inner.regs();
|
||||||
while p.sr().read().bsy() {}
|
while p.sr().read().bsy() {}
|
||||||
Ok(())
|
Ok(())
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Set SPI frequency.
|
||||||
pub fn set_frequency(&mut self, freq: u32) {
|
pub fn set_frequency(&mut self, freq: u32) {
|
||||||
let (presc, postdiv) = calc_prescs(freq);
|
let (presc, postdiv) = calc_prescs(freq);
|
||||||
let p = self.inner.regs();
|
let p = self.inner.regs();
|
||||||
@ -196,6 +208,7 @@ impl<'d, T: Instance, M: Mode> Spi<'d, T, M> {
|
|||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, T: Instance> Spi<'d, T, Blocking> {
|
impl<'d, T: Instance> Spi<'d, T, Blocking> {
|
||||||
|
/// Create an SPI driver in blocking mode.
|
||||||
pub fn new_blocking(
|
pub fn new_blocking(
|
||||||
inner: impl Peripheral<P = T> + 'd,
|
inner: impl Peripheral<P = T> + 'd,
|
||||||
clk: impl Peripheral<P = impl ClkPin<T> + 'd> + 'd,
|
clk: impl Peripheral<P = impl ClkPin<T> + 'd> + 'd,
|
||||||
@ -216,6 +229,7 @@ impl<'d, T: Instance> Spi<'d, T, Blocking> {
|
|||||||
)
|
)
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Create an SPI driver in blocking mode supporting writes only.
|
||||||
pub fn new_blocking_txonly(
|
pub fn new_blocking_txonly(
|
||||||
inner: impl Peripheral<P = T> + 'd,
|
inner: impl Peripheral<P = T> + 'd,
|
||||||
clk: impl Peripheral<P = impl ClkPin<T> + 'd> + 'd,
|
clk: impl Peripheral<P = impl ClkPin<T> + 'd> + 'd,
|
||||||
@ -235,6 +249,7 @@ impl<'d, T: Instance> Spi<'d, T, Blocking> {
|
|||||||
)
|
)
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Create an SPI driver in blocking mode supporting reads only.
|
||||||
pub fn new_blocking_rxonly(
|
pub fn new_blocking_rxonly(
|
||||||
inner: impl Peripheral<P = T> + 'd,
|
inner: impl Peripheral<P = T> + 'd,
|
||||||
clk: impl Peripheral<P = impl ClkPin<T> + 'd> + 'd,
|
clk: impl Peripheral<P = impl ClkPin<T> + 'd> + 'd,
|
||||||
@ -256,6 +271,7 @@ impl<'d, T: Instance> Spi<'d, T, Blocking> {
|
|||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, T: Instance> Spi<'d, T, Async> {
|
impl<'d, T: Instance> Spi<'d, T, Async> {
|
||||||
|
/// Create an SPI driver in async mode supporting DMA operations.
|
||||||
pub fn new(
|
pub fn new(
|
||||||
inner: impl Peripheral<P = T> + 'd,
|
inner: impl Peripheral<P = T> + 'd,
|
||||||
clk: impl Peripheral<P = impl ClkPin<T> + 'd> + 'd,
|
clk: impl Peripheral<P = impl ClkPin<T> + 'd> + 'd,
|
||||||
@ -278,6 +294,7 @@ impl<'d, T: Instance> Spi<'d, T, Async> {
|
|||||||
)
|
)
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Create an SPI driver in async mode supporting DMA write operations only.
|
||||||
pub fn new_txonly(
|
pub fn new_txonly(
|
||||||
inner: impl Peripheral<P = T> + 'd,
|
inner: impl Peripheral<P = T> + 'd,
|
||||||
clk: impl Peripheral<P = impl ClkPin<T> + 'd> + 'd,
|
clk: impl Peripheral<P = impl ClkPin<T> + 'd> + 'd,
|
||||||
@ -298,6 +315,7 @@ impl<'d, T: Instance> Spi<'d, T, Async> {
|
|||||||
)
|
)
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Create an SPI driver in async mode supporting DMA read operations only.
|
||||||
pub fn new_rxonly(
|
pub fn new_rxonly(
|
||||||
inner: impl Peripheral<P = T> + 'd,
|
inner: impl Peripheral<P = T> + 'd,
|
||||||
clk: impl Peripheral<P = impl ClkPin<T> + 'd> + 'd,
|
clk: impl Peripheral<P = impl ClkPin<T> + 'd> + 'd,
|
||||||
@ -318,6 +336,7 @@ impl<'d, T: Instance> Spi<'d, T, Async> {
|
|||||||
)
|
)
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Write data to SPI using DMA.
|
||||||
pub async fn write(&mut self, buffer: &[u8]) -> Result<(), Error> {
|
pub async fn write(&mut self, buffer: &[u8]) -> Result<(), Error> {
|
||||||
let tx_ch = self.tx_dma.as_mut().unwrap();
|
let tx_ch = self.tx_dma.as_mut().unwrap();
|
||||||
let tx_transfer = unsafe {
|
let tx_transfer = unsafe {
|
||||||
@ -340,6 +359,7 @@ impl<'d, T: Instance> Spi<'d, T, Async> {
|
|||||||
Ok(())
|
Ok(())
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Read data from SPI using DMA.
|
||||||
pub async fn read(&mut self, buffer: &mut [u8]) -> Result<(), Error> {
|
pub async fn read(&mut self, buffer: &mut [u8]) -> Result<(), Error> {
|
||||||
// Start RX first. Transfer starts when TX starts, if RX
|
// Start RX first. Transfer starts when TX starts, if RX
|
||||||
// is not started yet we might lose bytes.
|
// is not started yet we might lose bytes.
|
||||||
@ -365,10 +385,12 @@ impl<'d, T: Instance> Spi<'d, T, Async> {
|
|||||||
Ok(())
|
Ok(())
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Transfer data to SPI using DMA.
|
||||||
pub async fn transfer(&mut self, rx_buffer: &mut [u8], tx_buffer: &[u8]) -> Result<(), Error> {
|
pub async fn transfer(&mut self, rx_buffer: &mut [u8], tx_buffer: &[u8]) -> Result<(), Error> {
|
||||||
self.transfer_inner(rx_buffer, tx_buffer).await
|
self.transfer_inner(rx_buffer, tx_buffer).await
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Transfer data in place to SPI using DMA.
|
||||||
pub async fn transfer_in_place(&mut self, words: &mut [u8]) -> Result<(), Error> {
|
pub async fn transfer_in_place(&mut self, words: &mut [u8]) -> Result<(), Error> {
|
||||||
self.transfer_inner(words, words).await
|
self.transfer_inner(words, words).await
|
||||||
}
|
}
|
||||||
@ -434,7 +456,10 @@ mod sealed {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Mode.
|
||||||
pub trait Mode: sealed::Mode {}
|
pub trait Mode: sealed::Mode {}
|
||||||
|
|
||||||
|
/// SPI instance trait.
|
||||||
pub trait Instance: sealed::Instance {}
|
pub trait Instance: sealed::Instance {}
|
||||||
|
|
||||||
macro_rules! impl_instance {
|
macro_rules! impl_instance {
|
||||||
@ -454,9 +479,13 @@ macro_rules! impl_instance {
|
|||||||
impl_instance!(SPI0, Spi0, 16, 17);
|
impl_instance!(SPI0, Spi0, 16, 17);
|
||||||
impl_instance!(SPI1, Spi1, 18, 19);
|
impl_instance!(SPI1, Spi1, 18, 19);
|
||||||
|
|
||||||
|
/// CLK pin.
|
||||||
pub trait ClkPin<T: Instance>: GpioPin {}
|
pub trait ClkPin<T: Instance>: GpioPin {}
|
||||||
|
/// CS pin.
|
||||||
pub trait CsPin<T: Instance>: GpioPin {}
|
pub trait CsPin<T: Instance>: GpioPin {}
|
||||||
|
/// MOSI pin.
|
||||||
pub trait MosiPin<T: Instance>: GpioPin {}
|
pub trait MosiPin<T: Instance>: GpioPin {}
|
||||||
|
/// MISO pin.
|
||||||
pub trait MisoPin<T: Instance>: GpioPin {}
|
pub trait MisoPin<T: Instance>: GpioPin {}
|
||||||
|
|
||||||
macro_rules! impl_pin {
|
macro_rules! impl_pin {
|
||||||
@ -503,7 +532,9 @@ macro_rules! impl_mode {
|
|||||||
};
|
};
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Blocking mode.
|
||||||
pub struct Blocking;
|
pub struct Blocking;
|
||||||
|
/// Async mode.
|
||||||
pub struct Async;
|
pub struct Async;
|
||||||
|
|
||||||
impl_mode!(Blocking);
|
impl_mode!(Blocking);
|
||||||
|
@ -38,15 +38,18 @@ impl State {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Buffered UART driver.
|
||||||
pub struct BufferedUart<'d, T: Instance> {
|
pub struct BufferedUart<'d, T: Instance> {
|
||||||
pub(crate) rx: BufferedUartRx<'d, T>,
|
pub(crate) rx: BufferedUartRx<'d, T>,
|
||||||
pub(crate) tx: BufferedUartTx<'d, T>,
|
pub(crate) tx: BufferedUartTx<'d, T>,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Buffered UART RX handle.
|
||||||
pub struct BufferedUartRx<'d, T: Instance> {
|
pub struct BufferedUartRx<'d, T: Instance> {
|
||||||
pub(crate) phantom: PhantomData<&'d mut T>,
|
pub(crate) phantom: PhantomData<&'d mut T>,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Buffered UART TX handle.
|
||||||
pub struct BufferedUartTx<'d, T: Instance> {
|
pub struct BufferedUartTx<'d, T: Instance> {
|
||||||
pub(crate) phantom: PhantomData<&'d mut T>,
|
pub(crate) phantom: PhantomData<&'d mut T>,
|
||||||
}
|
}
|
||||||
@ -84,6 +87,7 @@ pub(crate) fn init_buffers<'d, T: Instance + 'd>(
|
|||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, T: Instance> BufferedUart<'d, T> {
|
impl<'d, T: Instance> BufferedUart<'d, T> {
|
||||||
|
/// Create a buffered UART instance.
|
||||||
pub fn new(
|
pub fn new(
|
||||||
_uart: impl Peripheral<P = T> + 'd,
|
_uart: impl Peripheral<P = T> + 'd,
|
||||||
irq: impl Binding<T::Interrupt, BufferedInterruptHandler<T>>,
|
irq: impl Binding<T::Interrupt, BufferedInterruptHandler<T>>,
|
||||||
@ -104,6 +108,7 @@ impl<'d, T: Instance> BufferedUart<'d, T> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Create a buffered UART instance with flow control.
|
||||||
pub fn new_with_rtscts(
|
pub fn new_with_rtscts(
|
||||||
_uart: impl Peripheral<P = T> + 'd,
|
_uart: impl Peripheral<P = T> + 'd,
|
||||||
irq: impl Binding<T::Interrupt, BufferedInterruptHandler<T>>,
|
irq: impl Binding<T::Interrupt, BufferedInterruptHandler<T>>,
|
||||||
@ -132,32 +137,39 @@ impl<'d, T: Instance> BufferedUart<'d, T> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Write to UART TX buffer blocking execution until done.
|
||||||
pub fn blocking_write(&mut self, buffer: &[u8]) -> Result<usize, Error> {
|
pub fn blocking_write(&mut self, buffer: &[u8]) -> Result<usize, Error> {
|
||||||
self.tx.blocking_write(buffer)
|
self.tx.blocking_write(buffer)
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Flush UART TX blocking execution until done.
|
||||||
pub fn blocking_flush(&mut self) -> Result<(), Error> {
|
pub fn blocking_flush(&mut self) -> Result<(), Error> {
|
||||||
self.tx.blocking_flush()
|
self.tx.blocking_flush()
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Read from UART RX buffer blocking execution until done.
|
||||||
pub fn blocking_read(&mut self, buffer: &mut [u8]) -> Result<usize, Error> {
|
pub fn blocking_read(&mut self, buffer: &mut [u8]) -> Result<usize, Error> {
|
||||||
self.rx.blocking_read(buffer)
|
self.rx.blocking_read(buffer)
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Check if UART is busy transmitting.
|
||||||
pub fn busy(&self) -> bool {
|
pub fn busy(&self) -> bool {
|
||||||
self.tx.busy()
|
self.tx.busy()
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Wait until TX is empty and send break condition.
|
||||||
pub async fn send_break(&mut self, bits: u32) {
|
pub async fn send_break(&mut self, bits: u32) {
|
||||||
self.tx.send_break(bits).await
|
self.tx.send_break(bits).await
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Split into separate RX and TX handles.
|
||||||
pub fn split(self) -> (BufferedUartRx<'d, T>, BufferedUartTx<'d, T>) {
|
pub fn split(self) -> (BufferedUartRx<'d, T>, BufferedUartTx<'d, T>) {
|
||||||
(self.rx, self.tx)
|
(self.rx, self.tx)
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, T: Instance> BufferedUartRx<'d, T> {
|
impl<'d, T: Instance> BufferedUartRx<'d, T> {
|
||||||
|
/// Create a new buffered UART RX.
|
||||||
pub fn new(
|
pub fn new(
|
||||||
_uart: impl Peripheral<P = T> + 'd,
|
_uart: impl Peripheral<P = T> + 'd,
|
||||||
irq: impl Binding<T::Interrupt, BufferedInterruptHandler<T>>,
|
irq: impl Binding<T::Interrupt, BufferedInterruptHandler<T>>,
|
||||||
@ -173,6 +185,7 @@ impl<'d, T: Instance> BufferedUartRx<'d, T> {
|
|||||||
Self { phantom: PhantomData }
|
Self { phantom: PhantomData }
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Create a new buffered UART RX with flow control.
|
||||||
pub fn new_with_rts(
|
pub fn new_with_rts(
|
||||||
_uart: impl Peripheral<P = T> + 'd,
|
_uart: impl Peripheral<P = T> + 'd,
|
||||||
irq: impl Binding<T::Interrupt, BufferedInterruptHandler<T>>,
|
irq: impl Binding<T::Interrupt, BufferedInterruptHandler<T>>,
|
||||||
@ -253,6 +266,7 @@ impl<'d, T: Instance> BufferedUartRx<'d, T> {
|
|||||||
Poll::Ready(result)
|
Poll::Ready(result)
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Read from UART RX buffer blocking execution until done.
|
||||||
pub fn blocking_read(&mut self, buf: &mut [u8]) -> Result<usize, Error> {
|
pub fn blocking_read(&mut self, buf: &mut [u8]) -> Result<usize, Error> {
|
||||||
loop {
|
loop {
|
||||||
match Self::try_read(buf) {
|
match Self::try_read(buf) {
|
||||||
@ -303,6 +317,7 @@ impl<'d, T: Instance> BufferedUartRx<'d, T> {
|
|||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, T: Instance> BufferedUartTx<'d, T> {
|
impl<'d, T: Instance> BufferedUartTx<'d, T> {
|
||||||
|
/// Create a new buffered UART TX.
|
||||||
pub fn new(
|
pub fn new(
|
||||||
_uart: impl Peripheral<P = T> + 'd,
|
_uart: impl Peripheral<P = T> + 'd,
|
||||||
irq: impl Binding<T::Interrupt, BufferedInterruptHandler<T>>,
|
irq: impl Binding<T::Interrupt, BufferedInterruptHandler<T>>,
|
||||||
@ -318,6 +333,7 @@ impl<'d, T: Instance> BufferedUartTx<'d, T> {
|
|||||||
Self { phantom: PhantomData }
|
Self { phantom: PhantomData }
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Create a new buffered UART TX with flow control.
|
||||||
pub fn new_with_cts(
|
pub fn new_with_cts(
|
||||||
_uart: impl Peripheral<P = T> + 'd,
|
_uart: impl Peripheral<P = T> + 'd,
|
||||||
irq: impl Binding<T::Interrupt, BufferedInterruptHandler<T>>,
|
irq: impl Binding<T::Interrupt, BufferedInterruptHandler<T>>,
|
||||||
@ -373,6 +389,7 @@ impl<'d, T: Instance> BufferedUartTx<'d, T> {
|
|||||||
})
|
})
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Write to UART TX buffer blocking execution until done.
|
||||||
pub fn blocking_write(&mut self, buf: &[u8]) -> Result<usize, Error> {
|
pub fn blocking_write(&mut self, buf: &[u8]) -> Result<usize, Error> {
|
||||||
if buf.is_empty() {
|
if buf.is_empty() {
|
||||||
return Ok(0);
|
return Ok(0);
|
||||||
@ -398,6 +415,7 @@ impl<'d, T: Instance> BufferedUartTx<'d, T> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Flush UART TX blocking execution until done.
|
||||||
pub fn blocking_flush(&mut self) -> Result<(), Error> {
|
pub fn blocking_flush(&mut self) -> Result<(), Error> {
|
||||||
loop {
|
loop {
|
||||||
let state = T::buffered_state();
|
let state = T::buffered_state();
|
||||||
@ -407,6 +425,7 @@ impl<'d, T: Instance> BufferedUartTx<'d, T> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Check if UART is busy.
|
||||||
pub fn busy(&self) -> bool {
|
pub fn busy(&self) -> bool {
|
||||||
T::regs().uartfr().read().busy()
|
T::regs().uartfr().read().busy()
|
||||||
}
|
}
|
||||||
@ -466,6 +485,7 @@ impl<'d, T: Instance> Drop for BufferedUartTx<'d, T> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Interrupt handler.
|
||||||
pub struct BufferedInterruptHandler<T: Instance> {
|
pub struct BufferedInterruptHandler<T: Instance> {
|
||||||
_uart: PhantomData<T>,
|
_uart: PhantomData<T>,
|
||||||
}
|
}
|
||||||
|
@ -20,11 +20,16 @@ use crate::{interrupt, pac, peripherals, Peripheral, RegExt};
|
|||||||
mod buffered;
|
mod buffered;
|
||||||
pub use buffered::{BufferedInterruptHandler, BufferedUart, BufferedUartRx, BufferedUartTx};
|
pub use buffered::{BufferedInterruptHandler, BufferedUart, BufferedUartRx, BufferedUartTx};
|
||||||
|
|
||||||
|
/// Word length.
|
||||||
#[derive(Clone, Copy, PartialEq, Eq, Debug)]
|
#[derive(Clone, Copy, PartialEq, Eq, Debug)]
|
||||||
pub enum DataBits {
|
pub enum DataBits {
|
||||||
|
/// 5 bits.
|
||||||
DataBits5,
|
DataBits5,
|
||||||
|
/// 6 bits.
|
||||||
DataBits6,
|
DataBits6,
|
||||||
|
/// 7 bits.
|
||||||
DataBits7,
|
DataBits7,
|
||||||
|
/// 8 bits.
|
||||||
DataBits8,
|
DataBits8,
|
||||||
}
|
}
|
||||||
|
|
||||||
@ -39,13 +44,18 @@ impl DataBits {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Parity bit.
|
||||||
#[derive(Clone, Copy, PartialEq, Eq, Debug)]
|
#[derive(Clone, Copy, PartialEq, Eq, Debug)]
|
||||||
pub enum Parity {
|
pub enum Parity {
|
||||||
|
/// No parity.
|
||||||
ParityNone,
|
ParityNone,
|
||||||
|
/// Even parity.
|
||||||
ParityEven,
|
ParityEven,
|
||||||
|
/// Odd parity.
|
||||||
ParityOdd,
|
ParityOdd,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Stop bits.
|
||||||
#[derive(Clone, Copy, PartialEq, Eq, Debug)]
|
#[derive(Clone, Copy, PartialEq, Eq, Debug)]
|
||||||
pub enum StopBits {
|
pub enum StopBits {
|
||||||
#[doc = "1 stop bit"]
|
#[doc = "1 stop bit"]
|
||||||
@ -54,20 +64,25 @@ pub enum StopBits {
|
|||||||
STOP2,
|
STOP2,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// UART config.
|
||||||
#[non_exhaustive]
|
#[non_exhaustive]
|
||||||
#[derive(Clone, Copy, PartialEq, Eq, Debug)]
|
#[derive(Clone, Copy, PartialEq, Eq, Debug)]
|
||||||
pub struct Config {
|
pub struct Config {
|
||||||
|
/// Baud rate.
|
||||||
pub baudrate: u32,
|
pub baudrate: u32,
|
||||||
|
/// Word length.
|
||||||
pub data_bits: DataBits,
|
pub data_bits: DataBits,
|
||||||
|
/// Stop bits.
|
||||||
pub stop_bits: StopBits,
|
pub stop_bits: StopBits,
|
||||||
|
/// Parity bit.
|
||||||
pub parity: Parity,
|
pub parity: Parity,
|
||||||
/// Invert the tx pin output
|
/// Invert the tx pin output
|
||||||
pub invert_tx: bool,
|
pub invert_tx: bool,
|
||||||
/// Invert the rx pin input
|
/// Invert the rx pin input
|
||||||
pub invert_rx: bool,
|
pub invert_rx: bool,
|
||||||
// Invert the rts pin
|
/// Invert the rts pin
|
||||||
pub invert_rts: bool,
|
pub invert_rts: bool,
|
||||||
// Invert the cts pin
|
/// Invert the cts pin
|
||||||
pub invert_cts: bool,
|
pub invert_cts: bool,
|
||||||
}
|
}
|
||||||
|
|
||||||
@ -102,21 +117,25 @@ pub enum Error {
|
|||||||
Framing,
|
Framing,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Internal DMA state of UART RX.
|
||||||
pub struct DmaState {
|
pub struct DmaState {
|
||||||
rx_err_waker: AtomicWaker,
|
rx_err_waker: AtomicWaker,
|
||||||
rx_errs: AtomicU16,
|
rx_errs: AtomicU16,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// UART driver.
|
||||||
pub struct Uart<'d, T: Instance, M: Mode> {
|
pub struct Uart<'d, T: Instance, M: Mode> {
|
||||||
tx: UartTx<'d, T, M>,
|
tx: UartTx<'d, T, M>,
|
||||||
rx: UartRx<'d, T, M>,
|
rx: UartRx<'d, T, M>,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// UART TX driver.
|
||||||
pub struct UartTx<'d, T: Instance, M: Mode> {
|
pub struct UartTx<'d, T: Instance, M: Mode> {
|
||||||
tx_dma: Option<PeripheralRef<'d, AnyChannel>>,
|
tx_dma: Option<PeripheralRef<'d, AnyChannel>>,
|
||||||
phantom: PhantomData<(&'d mut T, M)>,
|
phantom: PhantomData<(&'d mut T, M)>,
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// UART RX driver.
|
||||||
pub struct UartRx<'d, T: Instance, M: Mode> {
|
pub struct UartRx<'d, T: Instance, M: Mode> {
|
||||||
rx_dma: Option<PeripheralRef<'d, AnyChannel>>,
|
rx_dma: Option<PeripheralRef<'d, AnyChannel>>,
|
||||||
phantom: PhantomData<(&'d mut T, M)>,
|
phantom: PhantomData<(&'d mut T, M)>,
|
||||||
@ -142,6 +161,7 @@ impl<'d, T: Instance, M: Mode> UartTx<'d, T, M> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Transmit the provided buffer blocking execution until done.
|
||||||
pub fn blocking_write(&mut self, buffer: &[u8]) -> Result<(), Error> {
|
pub fn blocking_write(&mut self, buffer: &[u8]) -> Result<(), Error> {
|
||||||
let r = T::regs();
|
let r = T::regs();
|
||||||
for &b in buffer {
|
for &b in buffer {
|
||||||
@ -151,12 +171,14 @@ impl<'d, T: Instance, M: Mode> UartTx<'d, T, M> {
|
|||||||
Ok(())
|
Ok(())
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Flush UART TX blocking execution until done.
|
||||||
pub fn blocking_flush(&mut self) -> Result<(), Error> {
|
pub fn blocking_flush(&mut self) -> Result<(), Error> {
|
||||||
let r = T::regs();
|
let r = T::regs();
|
||||||
while !r.uartfr().read().txfe() {}
|
while !r.uartfr().read().txfe() {}
|
||||||
Ok(())
|
Ok(())
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Check if UART is busy transmitting.
|
||||||
pub fn busy(&self) -> bool {
|
pub fn busy(&self) -> bool {
|
||||||
T::regs().uartfr().read().busy()
|
T::regs().uartfr().read().busy()
|
||||||
}
|
}
|
||||||
@ -191,6 +213,8 @@ impl<'d, T: Instance, M: Mode> UartTx<'d, T, M> {
|
|||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, T: Instance> UartTx<'d, T, Blocking> {
|
impl<'d, T: Instance> UartTx<'d, T, Blocking> {
|
||||||
|
/// Convert this uart TX instance into a buffered uart using the provided
|
||||||
|
/// irq and transmit buffer.
|
||||||
pub fn into_buffered(
|
pub fn into_buffered(
|
||||||
self,
|
self,
|
||||||
irq: impl Binding<T::Interrupt, BufferedInterruptHandler<T>>,
|
irq: impl Binding<T::Interrupt, BufferedInterruptHandler<T>>,
|
||||||
@ -203,6 +227,7 @@ impl<'d, T: Instance> UartTx<'d, T, Blocking> {
|
|||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, T: Instance> UartTx<'d, T, Async> {
|
impl<'d, T: Instance> UartTx<'d, T, Async> {
|
||||||
|
/// Write to UART TX from the provided buffer using DMA.
|
||||||
pub async fn write(&mut self, buffer: &[u8]) -> Result<(), Error> {
|
pub async fn write(&mut self, buffer: &[u8]) -> Result<(), Error> {
|
||||||
let ch = self.tx_dma.as_mut().unwrap();
|
let ch = self.tx_dma.as_mut().unwrap();
|
||||||
let transfer = unsafe {
|
let transfer = unsafe {
|
||||||
@ -246,6 +271,7 @@ impl<'d, T: Instance, M: Mode> UartRx<'d, T, M> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Read from UART RX blocking execution until done.
|
||||||
pub fn blocking_read(&mut self, mut buffer: &mut [u8]) -> Result<(), Error> {
|
pub fn blocking_read(&mut self, mut buffer: &mut [u8]) -> Result<(), Error> {
|
||||||
while buffer.len() > 0 {
|
while buffer.len() > 0 {
|
||||||
let received = self.drain_fifo(buffer)?;
|
let received = self.drain_fifo(buffer)?;
|
||||||
@ -294,6 +320,7 @@ impl<'d, T: Instance, M: Mode> Drop for UartRx<'d, T, M> {
|
|||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, T: Instance> UartRx<'d, T, Blocking> {
|
impl<'d, T: Instance> UartRx<'d, T, Blocking> {
|
||||||
|
/// Create a new UART RX instance for blocking mode operations.
|
||||||
pub fn new_blocking(
|
pub fn new_blocking(
|
||||||
_uart: impl Peripheral<P = T> + 'd,
|
_uart: impl Peripheral<P = T> + 'd,
|
||||||
rx: impl Peripheral<P = impl RxPin<T>> + 'd,
|
rx: impl Peripheral<P = impl RxPin<T>> + 'd,
|
||||||
@ -304,6 +331,8 @@ impl<'d, T: Instance> UartRx<'d, T, Blocking> {
|
|||||||
Self::new_inner(false, None)
|
Self::new_inner(false, None)
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Convert this uart RX instance into a buffered uart using the provided
|
||||||
|
/// irq and receive buffer.
|
||||||
pub fn into_buffered(
|
pub fn into_buffered(
|
||||||
self,
|
self,
|
||||||
irq: impl Binding<T::Interrupt, BufferedInterruptHandler<T>>,
|
irq: impl Binding<T::Interrupt, BufferedInterruptHandler<T>>,
|
||||||
@ -315,6 +344,7 @@ impl<'d, T: Instance> UartRx<'d, T, Blocking> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Interrupt handler.
|
||||||
pub struct InterruptHandler<T: Instance> {
|
pub struct InterruptHandler<T: Instance> {
|
||||||
_uart: PhantomData<T>,
|
_uart: PhantomData<T>,
|
||||||
}
|
}
|
||||||
@ -338,6 +368,7 @@ impl<T: Instance> interrupt::typelevel::Handler<T::Interrupt> for InterruptHandl
|
|||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, T: Instance> UartRx<'d, T, Async> {
|
impl<'d, T: Instance> UartRx<'d, T, Async> {
|
||||||
|
/// Read from UART RX into the provided buffer.
|
||||||
pub async fn read(&mut self, buffer: &mut [u8]) -> Result<(), Error> {
|
pub async fn read(&mut self, buffer: &mut [u8]) -> Result<(), Error> {
|
||||||
// clear error flags before we drain the fifo. errors that have accumulated
|
// clear error flags before we drain the fifo. errors that have accumulated
|
||||||
// in the flags will also be present in the fifo.
|
// in the flags will also be present in the fifo.
|
||||||
@ -458,6 +489,8 @@ impl<'d, T: Instance> Uart<'d, T, Blocking> {
|
|||||||
)
|
)
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Convert this uart instance into a buffered uart using the provided
|
||||||
|
/// irq, transmit and receive buffers.
|
||||||
pub fn into_buffered(
|
pub fn into_buffered(
|
||||||
self,
|
self,
|
||||||
irq: impl Binding<T::Interrupt, BufferedInterruptHandler<T>>,
|
irq: impl Binding<T::Interrupt, BufferedInterruptHandler<T>>,
|
||||||
@ -667,22 +700,27 @@ impl<'d, T: Instance + 'd, M: Mode> Uart<'d, T, M> {
|
|||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, T: Instance, M: Mode> Uart<'d, T, M> {
|
impl<'d, T: Instance, M: Mode> Uart<'d, T, M> {
|
||||||
|
/// Transmit the provided buffer blocking execution until done.
|
||||||
pub fn blocking_write(&mut self, buffer: &[u8]) -> Result<(), Error> {
|
pub fn blocking_write(&mut self, buffer: &[u8]) -> Result<(), Error> {
|
||||||
self.tx.blocking_write(buffer)
|
self.tx.blocking_write(buffer)
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Flush UART TX blocking execution until done.
|
||||||
pub fn blocking_flush(&mut self) -> Result<(), Error> {
|
pub fn blocking_flush(&mut self) -> Result<(), Error> {
|
||||||
self.tx.blocking_flush()
|
self.tx.blocking_flush()
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Read from UART RX blocking execution until done.
|
||||||
pub fn blocking_read(&mut self, buffer: &mut [u8]) -> Result<(), Error> {
|
pub fn blocking_read(&mut self, buffer: &mut [u8]) -> Result<(), Error> {
|
||||||
self.rx.blocking_read(buffer)
|
self.rx.blocking_read(buffer)
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Check if UART is busy transmitting.
|
||||||
pub fn busy(&self) -> bool {
|
pub fn busy(&self) -> bool {
|
||||||
self.tx.busy()
|
self.tx.busy()
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Wait until TX is empty and send break condition.
|
||||||
pub async fn send_break(&mut self, bits: u32) {
|
pub async fn send_break(&mut self, bits: u32) {
|
||||||
self.tx.send_break(bits).await
|
self.tx.send_break(bits).await
|
||||||
}
|
}
|
||||||
@ -695,10 +733,12 @@ impl<'d, T: Instance, M: Mode> Uart<'d, T, M> {
|
|||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, T: Instance> Uart<'d, T, Async> {
|
impl<'d, T: Instance> Uart<'d, T, Async> {
|
||||||
|
/// Write to UART TX from the provided buffer.
|
||||||
pub async fn write(&mut self, buffer: &[u8]) -> Result<(), Error> {
|
pub async fn write(&mut self, buffer: &[u8]) -> Result<(), Error> {
|
||||||
self.tx.write(buffer).await
|
self.tx.write(buffer).await
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Read from UART RX into the provided buffer.
|
||||||
pub async fn read(&mut self, buffer: &mut [u8]) -> Result<(), Error> {
|
pub async fn read(&mut self, buffer: &mut [u8]) -> Result<(), Error> {
|
||||||
self.rx.read(buffer).await
|
self.rx.read(buffer).await
|
||||||
}
|
}
|
||||||
@ -889,6 +929,7 @@ mod sealed {
|
|||||||
pub trait RtsPin<T: Instance> {}
|
pub trait RtsPin<T: Instance> {}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// UART mode.
|
||||||
pub trait Mode: sealed::Mode {}
|
pub trait Mode: sealed::Mode {}
|
||||||
|
|
||||||
macro_rules! impl_mode {
|
macro_rules! impl_mode {
|
||||||
@ -898,12 +939,15 @@ macro_rules! impl_mode {
|
|||||||
};
|
};
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Blocking mode.
|
||||||
pub struct Blocking;
|
pub struct Blocking;
|
||||||
|
/// Async mode.
|
||||||
pub struct Async;
|
pub struct Async;
|
||||||
|
|
||||||
impl_mode!(Blocking);
|
impl_mode!(Blocking);
|
||||||
impl_mode!(Async);
|
impl_mode!(Async);
|
||||||
|
|
||||||
|
/// UART instance trait.
|
||||||
pub trait Instance: sealed::Instance {}
|
pub trait Instance: sealed::Instance {}
|
||||||
|
|
||||||
macro_rules! impl_instance {
|
macro_rules! impl_instance {
|
||||||
@ -938,9 +982,13 @@ macro_rules! impl_instance {
|
|||||||
impl_instance!(UART0, UART0_IRQ, 20, 21);
|
impl_instance!(UART0, UART0_IRQ, 20, 21);
|
||||||
impl_instance!(UART1, UART1_IRQ, 22, 23);
|
impl_instance!(UART1, UART1_IRQ, 22, 23);
|
||||||
|
|
||||||
|
/// Trait for TX pins.
|
||||||
pub trait TxPin<T: Instance>: sealed::TxPin<T> + crate::gpio::Pin {}
|
pub trait TxPin<T: Instance>: sealed::TxPin<T> + crate::gpio::Pin {}
|
||||||
|
/// Trait for RX pins.
|
||||||
pub trait RxPin<T: Instance>: sealed::RxPin<T> + crate::gpio::Pin {}
|
pub trait RxPin<T: Instance>: sealed::RxPin<T> + crate::gpio::Pin {}
|
||||||
|
/// Trait for Clear To Send (CTS) pins.
|
||||||
pub trait CtsPin<T: Instance>: sealed::CtsPin<T> + crate::gpio::Pin {}
|
pub trait CtsPin<T: Instance>: sealed::CtsPin<T> + crate::gpio::Pin {}
|
||||||
|
/// Trait for Request To Send (RTS) pins.
|
||||||
pub trait RtsPin<T: Instance>: sealed::RtsPin<T> + crate::gpio::Pin {}
|
pub trait RtsPin<T: Instance>: sealed::RtsPin<T> + crate::gpio::Pin {}
|
||||||
|
|
||||||
macro_rules! impl_pin {
|
macro_rules! impl_pin {
|
||||||
|
@ -20,7 +20,9 @@ pub(crate) mod sealed {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// USB peripheral instance.
|
||||||
pub trait Instance: sealed::Instance + 'static {
|
pub trait Instance: sealed::Instance + 'static {
|
||||||
|
/// Interrupt for this peripheral.
|
||||||
type Interrupt: interrupt::typelevel::Interrupt;
|
type Interrupt: interrupt::typelevel::Interrupt;
|
||||||
}
|
}
|
||||||
|
|
||||||
@ -96,6 +98,7 @@ impl EndpointData {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// RP2040 USB driver handle.
|
||||||
pub struct Driver<'d, T: Instance> {
|
pub struct Driver<'d, T: Instance> {
|
||||||
phantom: PhantomData<&'d mut T>,
|
phantom: PhantomData<&'d mut T>,
|
||||||
ep_in: [EndpointData; EP_COUNT],
|
ep_in: [EndpointData; EP_COUNT],
|
||||||
@ -104,6 +107,7 @@ pub struct Driver<'d, T: Instance> {
|
|||||||
}
|
}
|
||||||
|
|
||||||
impl<'d, T: Instance> Driver<'d, T> {
|
impl<'d, T: Instance> Driver<'d, T> {
|
||||||
|
/// Create a new USB driver.
|
||||||
pub fn new(_usb: impl Peripheral<P = T> + 'd, _irq: impl Binding<T::Interrupt, InterruptHandler<T>>) -> Self {
|
pub fn new(_usb: impl Peripheral<P = T> + 'd, _irq: impl Binding<T::Interrupt, InterruptHandler<T>>) -> Self {
|
||||||
T::Interrupt::unpend();
|
T::Interrupt::unpend();
|
||||||
unsafe { T::Interrupt::enable() };
|
unsafe { T::Interrupt::enable() };
|
||||||
@ -240,6 +244,7 @@ impl<'d, T: Instance> Driver<'d, T> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// USB interrupt handler.
|
||||||
pub struct InterruptHandler<T: Instance> {
|
pub struct InterruptHandler<T: Instance> {
|
||||||
_uart: PhantomData<T>,
|
_uart: PhantomData<T>,
|
||||||
}
|
}
|
||||||
@ -342,6 +347,7 @@ impl<'d, T: Instance> driver::Driver<'d> for Driver<'d, T> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Type representing the RP USB bus.
|
||||||
pub struct Bus<'d, T: Instance> {
|
pub struct Bus<'d, T: Instance> {
|
||||||
phantom: PhantomData<&'d mut T>,
|
phantom: PhantomData<&'d mut T>,
|
||||||
ep_out: [EndpointData; EP_COUNT],
|
ep_out: [EndpointData; EP_COUNT],
|
||||||
@ -461,6 +467,7 @@ trait Dir {
|
|||||||
fn waker(i: usize) -> &'static AtomicWaker;
|
fn waker(i: usize) -> &'static AtomicWaker;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Type for In direction.
|
||||||
pub enum In {}
|
pub enum In {}
|
||||||
impl Dir for In {
|
impl Dir for In {
|
||||||
fn dir() -> Direction {
|
fn dir() -> Direction {
|
||||||
@ -473,6 +480,7 @@ impl Dir for In {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Type for Out direction.
|
||||||
pub enum Out {}
|
pub enum Out {}
|
||||||
impl Dir for Out {
|
impl Dir for Out {
|
||||||
fn dir() -> Direction {
|
fn dir() -> Direction {
|
||||||
@ -485,6 +493,7 @@ impl Dir for Out {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Endpoint for RP USB driver.
|
||||||
pub struct Endpoint<'d, T: Instance, D> {
|
pub struct Endpoint<'d, T: Instance, D> {
|
||||||
_phantom: PhantomData<(&'d mut T, D)>,
|
_phantom: PhantomData<(&'d mut T, D)>,
|
||||||
info: EndpointInfo,
|
info: EndpointInfo,
|
||||||
@ -616,6 +625,7 @@ impl<'d, T: Instance> driver::EndpointIn for Endpoint<'d, T, In> {
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/// Control pipe for RP USB driver.
|
||||||
pub struct ControlPipe<'d, T: Instance> {
|
pub struct ControlPipe<'d, T: Instance> {
|
||||||
_phantom: PhantomData<&'d mut T>,
|
_phantom: PhantomData<&'d mut T>,
|
||||||
max_packet_size: u16,
|
max_packet_size: u16,
|
||||||
|
Loading…
Reference in New Issue
Block a user