embassy/embassy-rp/src/spi.rs

612 lines
18 KiB
Rust
Raw Normal View History

//! Serial Peripheral Interface
2022-08-29 00:30:50 +02:00
use core::marker::PhantomData;
2022-07-09 00:32:55 +02:00
use embassy_embedded_hal::SetConfig;
use embassy_futures::join::join;
use embassy_hal_internal::{into_ref, PeripheralRef};
2022-06-12 22:15:44 +02:00
pub use embedded_hal_02::spi::{Phase, Polarity};
2021-06-25 06:23:46 +02:00
2022-08-29 00:30:50 +02:00
use crate::dma::{AnyChannel, Channel};
2021-06-25 18:17:59 +02:00
use crate::gpio::sealed::Pin as _;
2022-02-12 01:34:41 +01:00
use crate::gpio::{AnyPin, Pin as GpioPin};
use crate::{pac, peripherals, Peripheral};
2022-02-15 17:28:48 +01:00
#[derive(Debug, Clone, Copy, PartialEq, Eq)]
#[cfg_attr(feature = "defmt", derive(defmt::Format))]
#[non_exhaustive]
pub enum Error {
// No errors for now
}
2021-06-30 23:43:40 +02:00
2021-06-25 06:23:46 +02:00
#[non_exhaustive]
2023-04-06 22:25:24 +02:00
#[derive(Clone)]
2021-06-25 06:23:46 +02:00
pub struct Config {
pub frequency: u32,
2022-02-15 17:28:48 +01:00
pub phase: Phase,
pub polarity: Polarity,
2021-06-25 06:23:46 +02:00
}
impl Default for Config {
fn default() -> Self {
Self {
frequency: 1_000_000,
2022-02-15 17:28:48 +01:00
phase: Phase::CaptureOnFirstTransition,
polarity: Polarity::IdleLow,
2021-06-25 06:23:46 +02:00
}
}
}
2022-08-29 00:30:50 +02:00
pub struct Spi<'d, T: Instance, M: Mode> {
inner: PeripheralRef<'d, T>,
2022-08-29 00:30:50 +02:00
tx_dma: Option<PeripheralRef<'d, AnyChannel>>,
rx_dma: Option<PeripheralRef<'d, AnyChannel>>,
phantom: PhantomData<(&'d mut T, M)>,
2021-06-25 06:23:46 +02:00
}
2021-07-12 02:45:59 +02:00
fn div_roundup(a: u32, b: u32) -> u32 {
(a + b - 1) / b
}
fn calc_prescs(freq: u32) -> (u8, u8) {
let clk_peri = crate::clocks::clk_peri_freq();
// final SPI frequency: spi_freq = clk_peri / presc / postdiv
// presc must be in 2..=254, and must be even
// postdiv must be in 1..=256
// divide extra by 2, so we get rid of the "presc must be even" requirement
let ratio = div_roundup(clk_peri, freq * 2);
if ratio > 127 * 256 {
panic!("Requested too low SPI frequency");
}
let presc = div_roundup(ratio, 256);
2022-06-12 22:15:44 +02:00
let postdiv = if presc == 1 { ratio } else { div_roundup(ratio, presc) };
2021-07-12 02:45:59 +02:00
((presc * 2) as u8, (postdiv - 1) as u8)
}
2022-08-29 00:30:50 +02:00
impl<'d, T: Instance, M: Mode> Spi<'d, T, M> {
2022-02-12 01:34:41 +01:00
fn new_inner(
inner: impl Peripheral<P = T> + 'd,
clk: Option<PeripheralRef<'d, AnyPin>>,
mosi: Option<PeripheralRef<'d, AnyPin>>,
miso: Option<PeripheralRef<'d, AnyPin>>,
cs: Option<PeripheralRef<'d, AnyPin>>,
2022-08-31 22:12:14 +02:00
tx_dma: Option<PeripheralRef<'d, AnyChannel>>,
rx_dma: Option<PeripheralRef<'d, AnyChannel>>,
2022-02-12 01:34:41 +01:00
config: Config,
) -> Self {
into_ref!(inner);
2021-06-25 06:23:46 +02:00
2023-06-16 01:32:18 +02:00
let p = inner.regs();
let (presc, postdiv) = calc_prescs(config.frequency);
p.cpsr().write(|w| w.set_cpsdvsr(presc));
p.cr0().write(|w| {
w.set_dss(0b0111); // 8bit
w.set_spo(config.polarity == Polarity::IdleHigh);
w.set_sph(config.phase == Phase::CaptureOnSecondTransition);
w.set_scr(postdiv);
});
// Always enable DREQ signals -- harmless if DMA is not listening
p.dmacr().write(|reg| {
reg.set_rxdmae(true);
reg.set_txdmae(true);
});
// finally, enable.
p.cr1().write(|w| w.set_sse(true));
if let Some(pin) = &clk {
pin.gpio().ctrl().write(|w| w.set_funcsel(1));
2023-06-16 01:32:18 +02:00
}
if let Some(pin) = &mosi {
pin.gpio().ctrl().write(|w| w.set_funcsel(1));
2023-06-16 01:32:18 +02:00
}
if let Some(pin) = &miso {
pin.gpio().ctrl().write(|w| w.set_funcsel(1));
2023-06-16 01:32:18 +02:00
}
if let Some(pin) = &cs {
pin.gpio().ctrl().write(|w| w.set_funcsel(1));
2021-06-25 06:23:46 +02:00
}
2022-08-29 00:30:50 +02:00
Self {
inner,
tx_dma,
rx_dma,
phantom: PhantomData,
}
2021-06-25 06:23:46 +02:00
}
2022-02-15 17:28:48 +01:00
pub fn blocking_write(&mut self, data: &[u8]) -> Result<(), Error> {
2023-06-16 01:32:18 +02:00
let p = self.inner.regs();
for &b in data {
while !p.sr().read().tnf() {}
p.dr().write(|w| w.set_data(b as _));
while !p.sr().read().rne() {}
let _ = p.dr().read();
2021-06-25 06:23:46 +02:00
}
2022-02-15 17:28:48 +01:00
self.flush()?;
Ok(())
2021-06-25 06:23:46 +02:00
}
2022-02-15 17:28:48 +01:00
pub fn blocking_transfer_in_place(&mut self, data: &mut [u8]) -> Result<(), Error> {
2023-06-16 01:32:18 +02:00
let p = self.inner.regs();
for b in data {
while !p.sr().read().tnf() {}
p.dr().write(|w| w.set_data(*b as _));
while !p.sr().read().rne() {}
*b = p.dr().read().data() as u8;
2021-06-30 23:43:22 +02:00
}
2022-02-15 17:28:48 +01:00
self.flush()?;
Ok(())
}
pub fn blocking_read(&mut self, data: &mut [u8]) -> Result<(), Error> {
2023-06-16 01:32:18 +02:00
let p = self.inner.regs();
for b in data {
while !p.sr().read().tnf() {}
p.dr().write(|w| w.set_data(0));
while !p.sr().read().rne() {}
*b = p.dr().read().data() as u8;
2022-02-15 17:28:48 +01:00
}
self.flush()?;
Ok(())
}
pub fn blocking_transfer(&mut self, read: &mut [u8], write: &[u8]) -> Result<(), Error> {
2023-06-16 01:32:18 +02:00
let p = self.inner.regs();
let len = read.len().max(write.len());
for i in 0..len {
let wb = write.get(i).copied().unwrap_or(0);
while !p.sr().read().tnf() {}
p.dr().write(|w| w.set_data(wb as _));
while !p.sr().read().rne() {}
let rb = p.dr().read().data() as u8;
if let Some(r) = read.get_mut(i) {
*r = rb;
2022-02-15 17:28:48 +01:00
}
}
self.flush()?;
Ok(())
2021-06-30 23:43:22 +02:00
}
2022-02-15 17:28:48 +01:00
pub fn flush(&mut self) -> Result<(), Error> {
2023-06-16 01:32:18 +02:00
let p = self.inner.regs();
while p.sr().read().bsy() {}
2022-02-15 17:28:48 +01:00
Ok(())
2021-06-25 06:23:46 +02:00
}
2021-07-12 02:45:59 +02:00
pub fn set_frequency(&mut self, freq: u32) {
let (presc, postdiv) = calc_prescs(freq);
let p = self.inner.regs();
2023-06-16 01:32:18 +02:00
// disable
p.cr1().write(|w| w.set_sse(false));
// change stuff
p.cpsr().write(|w| w.set_cpsdvsr(presc));
p.cr0().modify(|w| {
w.set_scr(postdiv);
});
// enable
p.cr1().write(|w| w.set_sse(true));
2021-07-12 02:45:59 +02:00
}
2021-06-25 06:23:46 +02:00
}
2022-08-31 21:54:42 +02:00
impl<'d, T: Instance> Spi<'d, T, Blocking> {
pub fn new_blocking(
inner: impl Peripheral<P = T> + 'd,
clk: impl Peripheral<P = impl ClkPin<T> + 'd> + 'd,
mosi: impl Peripheral<P = impl MosiPin<T> + 'd> + 'd,
miso: impl Peripheral<P = impl MisoPin<T> + 'd> + 'd,
config: Config,
) -> Self {
into_ref!(clk, mosi, miso);
Self::new_inner(
inner,
Some(clk.map_into()),
Some(mosi.map_into()),
Some(miso.map_into()),
None,
2022-08-31 22:12:14 +02:00
None,
None,
2022-08-31 21:54:42 +02:00
config,
)
}
pub fn new_blocking_txonly(
inner: impl Peripheral<P = T> + 'd,
clk: impl Peripheral<P = impl ClkPin<T> + 'd> + 'd,
mosi: impl Peripheral<P = impl MosiPin<T> + 'd> + 'd,
config: Config,
) -> Self {
into_ref!(clk, mosi);
Self::new_inner(
inner,
Some(clk.map_into()),
Some(mosi.map_into()),
None,
None,
2022-08-31 22:12:14 +02:00
None,
None,
2022-08-31 21:54:42 +02:00
config,
)
}
pub fn new_blocking_rxonly(
inner: impl Peripheral<P = T> + 'd,
clk: impl Peripheral<P = impl ClkPin<T> + 'd> + 'd,
miso: impl Peripheral<P = impl MisoPin<T> + 'd> + 'd,
config: Config,
) -> Self {
into_ref!(clk, miso);
Self::new_inner(
inner,
Some(clk.map_into()),
None,
Some(miso.map_into()),
None,
2022-08-31 22:12:14 +02:00
None,
None,
2022-08-31 21:54:42 +02:00
config,
)
}
}
2022-08-30 00:30:47 +02:00
impl<'d, T: Instance> Spi<'d, T, Async> {
pub fn new(
inner: impl Peripheral<P = T> + 'd,
clk: impl Peripheral<P = impl ClkPin<T> + 'd> + 'd,
mosi: impl Peripheral<P = impl MosiPin<T> + 'd> + 'd,
miso: impl Peripheral<P = impl MisoPin<T> + 'd> + 'd,
2022-08-30 22:55:53 +02:00
tx_dma: impl Peripheral<P = impl Channel> + 'd,
rx_dma: impl Peripheral<P = impl Channel> + 'd,
2022-08-30 00:30:47 +02:00
config: Config,
) -> Self {
into_ref!(tx_dma, rx_dma, clk, mosi, miso);
Self::new_inner(
inner,
Some(clk.map_into()),
Some(mosi.map_into()),
Some(miso.map_into()),
None,
2022-08-31 22:12:14 +02:00
Some(tx_dma.map_into()),
Some(rx_dma.map_into()),
2022-08-30 00:30:47 +02:00
config,
)
}
2022-08-31 21:54:42 +02:00
pub fn new_txonly(
inner: impl Peripheral<P = T> + 'd,
clk: impl Peripheral<P = impl ClkPin<T> + 'd> + 'd,
mosi: impl Peripheral<P = impl MosiPin<T> + 'd> + 'd,
2022-08-31 22:12:14 +02:00
tx_dma: impl Peripheral<P = impl Channel> + 'd,
2022-08-31 21:54:42 +02:00
config: Config,
) -> Self {
into_ref!(tx_dma, clk, mosi);
Self::new_inner(
inner,
Some(clk.map_into()),
Some(mosi.map_into()),
None,
None,
2022-08-31 22:12:14 +02:00
Some(tx_dma.map_into()),
None,
2022-08-31 21:54:42 +02:00
config,
)
}
pub fn new_rxonly(
inner: impl Peripheral<P = T> + 'd,
clk: impl Peripheral<P = impl ClkPin<T> + 'd> + 'd,
miso: impl Peripheral<P = impl MisoPin<T> + 'd> + 'd,
2022-08-31 22:12:14 +02:00
rx_dma: impl Peripheral<P = impl Channel> + 'd,
2022-08-31 21:54:42 +02:00
config: Config,
) -> Self {
into_ref!(rx_dma, clk, miso);
Self::new_inner(
inner,
Some(clk.map_into()),
None,
Some(miso.map_into()),
None,
2022-08-31 22:12:14 +02:00
None,
Some(rx_dma.map_into()),
2022-08-31 21:54:42 +02:00
config,
)
}
2022-08-30 00:30:47 +02:00
pub async fn write(&mut self, buffer: &[u8]) -> Result<(), Error> {
2022-09-18 21:02:05 +02:00
let tx_ch = self.tx_dma.as_mut().unwrap();
let tx_transfer = unsafe {
// If we don't assign future to a variable, the data register pointer
// is held across an await and makes the future non-Send.
2023-06-16 01:32:18 +02:00
crate::dma::write(tx_ch, buffer, self.inner.regs().dr().as_ptr() as *mut _, T::TX_DREQ)
2022-09-18 21:02:05 +02:00
};
tx_transfer.await;
let p = self.inner.regs();
2023-06-16 01:32:18 +02:00
while p.sr().read().bsy() {}
2023-06-16 01:32:18 +02:00
// clear RX FIFO contents to prevent stale reads
while p.sr().read().rne() {
let _: u16 = p.dr().read().data();
}
2023-06-16 01:32:18 +02:00
// clear RX overrun interrupt
p.icr().write(|w| w.set_roric(true));
2022-08-30 00:30:47 +02:00
Ok(())
}
pub async fn read(&mut self, buffer: &mut [u8]) -> Result<(), Error> {
2023-06-02 03:44:49 +02:00
// Start RX first. Transfer starts when TX starts, if RX
// is not started yet we might lose bytes.
2022-09-18 21:02:05 +02:00
let rx_ch = self.rx_dma.as_mut().unwrap();
let rx_transfer = unsafe {
2022-08-30 00:30:47 +02:00
// If we don't assign future to a variable, the data register pointer
// is held across an await and makes the future non-Send.
2023-06-16 01:32:18 +02:00
crate::dma::read(rx_ch, self.inner.regs().dr().as_ptr() as *const _, buffer, T::RX_DREQ)
2022-08-30 00:30:47 +02:00
};
2023-06-02 03:44:49 +02:00
let tx_ch = self.tx_dma.as_mut().unwrap();
let tx_transfer = unsafe {
// If we don't assign future to a variable, the data register pointer
// is held across an await and makes the future non-Send.
2023-06-16 01:32:18 +02:00
crate::dma::write_repeated(
tx_ch,
self.inner.regs().dr().as_ptr() as *mut u8,
buffer.len(),
T::TX_DREQ,
)
2023-06-02 03:44:49 +02:00
};
2022-09-18 21:02:05 +02:00
join(tx_transfer, rx_transfer).await;
2022-08-30 00:30:47 +02:00
Ok(())
}
pub async fn transfer(&mut self, rx_buffer: &mut [u8], tx_buffer: &[u8]) -> Result<(), Error> {
self.transfer_inner(rx_buffer, tx_buffer).await
}
pub async fn transfer_in_place(&mut self, words: &mut [u8]) -> Result<(), Error> {
self.transfer_inner(words, words).await
}
async fn transfer_inner(&mut self, rx_ptr: *mut [u8], tx_ptr: *const [u8]) -> Result<(), Error> {
let (_, tx_len) = crate::dma::slice_ptr_parts(tx_ptr);
let (_, rx_len) = crate::dma::slice_ptr_parts_mut(rx_ptr);
2023-06-02 03:44:49 +02:00
// Start RX first. Transfer starts when TX starts, if RX
// is not started yet we might lose bytes.
let rx_ch = self.rx_dma.as_mut().unwrap();
let rx_transfer = unsafe {
// If we don't assign future to a variable, the data register pointer
// is held across an await and makes the future non-Send.
2023-06-16 01:32:18 +02:00
crate::dma::read(rx_ch, self.inner.regs().dr().as_ptr() as *const _, rx_ptr, T::RX_DREQ)
2023-06-02 03:44:49 +02:00
};
let mut tx_ch = self.tx_dma.as_mut().unwrap();
// If we don't assign future to a variable, the data register pointer
// is held across an await and makes the future non-Send.
let tx_transfer = async {
let p = self.inner.regs();
unsafe {
2023-06-16 01:32:18 +02:00
crate::dma::write(&mut tx_ch, tx_ptr, p.dr().as_ptr() as *mut _, T::TX_DREQ).await;
if rx_len > tx_len {
let write_bytes_len = rx_len - tx_len;
// write dummy data
// this will disable incrementation of the buffers
2023-06-16 01:32:18 +02:00
crate::dma::write_repeated(tx_ch, p.dr().as_ptr() as *mut u8, write_bytes_len, T::TX_DREQ).await
}
}
2022-08-30 00:30:47 +02:00
};
join(tx_transfer, rx_transfer).await;
// if tx > rx we should clear any overflow of the FIFO SPI buffer
if tx_len > rx_len {
let p = self.inner.regs();
2023-06-16 01:32:18 +02:00
while p.sr().read().bsy() {}
2023-06-16 01:32:18 +02:00
// clear RX FIFO contents to prevent stale reads
while p.sr().read().rne() {
let _: u16 = p.dr().read().data();
}
2023-06-16 01:32:18 +02:00
// clear RX overrun interrupt
p.icr().write(|w| w.set_roric(true));
}
2022-08-30 00:30:47 +02:00
Ok(())
}
}
2021-06-25 06:23:46 +02:00
mod sealed {
use super::*;
2022-08-29 00:30:50 +02:00
pub trait Mode {}
2021-06-25 06:23:46 +02:00
pub trait Instance {
2022-08-29 00:30:50 +02:00
const TX_DREQ: u8;
const RX_DREQ: u8;
2021-06-25 06:23:46 +02:00
fn regs(&self) -> pac::spi::Spi;
}
}
2022-08-29 00:30:50 +02:00
pub trait Mode: sealed::Mode {}
2021-06-25 06:23:46 +02:00
pub trait Instance: sealed::Instance {}
macro_rules! impl_instance {
2022-08-29 00:30:50 +02:00
($type:ident, $irq:ident, $tx_dreq:expr, $rx_dreq:expr) => {
2021-06-25 06:23:46 +02:00
impl sealed::Instance for peripherals::$type {
2022-08-29 00:30:50 +02:00
const TX_DREQ: u8 = $tx_dreq;
const RX_DREQ: u8 = $rx_dreq;
2021-06-25 06:23:46 +02:00
fn regs(&self) -> pac::spi::Spi {
pac::$type
}
}
impl Instance for peripherals::$type {}
};
}
2022-08-29 00:30:50 +02:00
impl_instance!(SPI0, Spi0, 16, 17);
impl_instance!(SPI1, Spi1, 18, 19);
2021-06-25 06:23:46 +02:00
2022-02-12 01:34:41 +01:00
pub trait ClkPin<T: Instance>: GpioPin {}
pub trait CsPin<T: Instance>: GpioPin {}
pub trait MosiPin<T: Instance>: GpioPin {}
pub trait MisoPin<T: Instance>: GpioPin {}
2021-06-25 06:23:46 +02:00
macro_rules! impl_pin {
($pin:ident, $instance:ident, $function:ident) => {
impl $function<peripherals::$instance> for peripherals::$pin {}
};
}
impl_pin!(PIN_0, SPI0, MisoPin);
impl_pin!(PIN_1, SPI0, CsPin);
impl_pin!(PIN_2, SPI0, ClkPin);
impl_pin!(PIN_3, SPI0, MosiPin);
impl_pin!(PIN_4, SPI0, MisoPin);
impl_pin!(PIN_5, SPI0, CsPin);
impl_pin!(PIN_6, SPI0, ClkPin);
impl_pin!(PIN_7, SPI0, MosiPin);
impl_pin!(PIN_8, SPI1, MisoPin);
impl_pin!(PIN_9, SPI1, CsPin);
impl_pin!(PIN_10, SPI1, ClkPin);
impl_pin!(PIN_11, SPI1, MosiPin);
impl_pin!(PIN_12, SPI1, MisoPin);
impl_pin!(PIN_13, SPI1, CsPin);
impl_pin!(PIN_14, SPI1, ClkPin);
impl_pin!(PIN_15, SPI1, MosiPin);
impl_pin!(PIN_16, SPI0, MisoPin);
impl_pin!(PIN_17, SPI0, CsPin);
impl_pin!(PIN_18, SPI0, ClkPin);
impl_pin!(PIN_19, SPI0, MosiPin);
2022-12-26 00:49:04 +01:00
impl_pin!(PIN_20, SPI0, MisoPin);
impl_pin!(PIN_21, SPI0, CsPin);
impl_pin!(PIN_22, SPI0, ClkPin);
impl_pin!(PIN_23, SPI0, MosiPin);
impl_pin!(PIN_24, SPI1, MisoPin);
impl_pin!(PIN_25, SPI1, CsPin);
impl_pin!(PIN_26, SPI1, ClkPin);
impl_pin!(PIN_27, SPI1, MosiPin);
impl_pin!(PIN_28, SPI1, MisoPin);
impl_pin!(PIN_29, SPI1, CsPin);
2022-02-15 17:28:48 +01:00
2022-08-29 00:30:50 +02:00
macro_rules! impl_mode {
($name:ident) => {
impl sealed::Mode for $name {}
impl Mode for $name {}
};
}
pub struct Blocking;
pub struct Async;
impl_mode!(Blocking);
impl_mode!(Async);
2022-02-15 17:28:48 +01:00
// ====================
mod eh02 {
use super::*;
2022-08-29 00:30:50 +02:00
impl<'d, T: Instance, M: Mode> embedded_hal_02::blocking::spi::Transfer<u8> for Spi<'d, T, M> {
2022-02-15 17:28:48 +01:00
type Error = Error;
fn transfer<'w>(&mut self, words: &'w mut [u8]) -> Result<&'w [u8], Self::Error> {
self.blocking_transfer_in_place(words)?;
Ok(words)
}
}
2022-08-29 00:30:50 +02:00
impl<'d, T: Instance, M: Mode> embedded_hal_02::blocking::spi::Write<u8> for Spi<'d, T, M> {
2022-02-15 17:28:48 +01:00
type Error = Error;
fn write(&mut self, words: &[u8]) -> Result<(), Self::Error> {
self.blocking_write(words)
}
}
}
#[cfg(feature = "unstable-traits")]
mod eh1 {
use super::*;
impl embedded_hal_1::spi::Error for Error {
fn kind(&self) -> embedded_hal_1::spi::ErrorKind {
match *self {}
}
}
2022-08-29 00:30:50 +02:00
impl<'d, T: Instance, M: Mode> embedded_hal_1::spi::ErrorType for Spi<'d, T, M> {
2022-02-15 17:28:48 +01:00
type Error = Error;
}
2023-07-04 19:53:06 +02:00
impl<'d, T: Instance, M: Mode> embedded_hal_1::spi::SpiBus<u8> for Spi<'d, T, M> {
fn flush(&mut self) -> Result<(), Self::Error> {
Ok(())
2022-02-15 17:28:48 +01:00
}
fn read(&mut self, words: &mut [u8]) -> Result<(), Self::Error> {
self.blocking_transfer(words, &[])
2022-02-15 17:28:48 +01:00
}
fn write(&mut self, words: &[u8]) -> Result<(), Self::Error> {
self.blocking_write(words)
}
fn transfer(&mut self, read: &mut [u8], write: &[u8]) -> Result<(), Self::Error> {
self.blocking_transfer(read, write)
}
fn transfer_in_place(&mut self, words: &mut [u8]) -> Result<(), Self::Error> {
self.blocking_transfer_in_place(words)
}
}
}
2022-07-09 00:32:55 +02:00
2022-08-31 22:03:34 +02:00
#[cfg(all(feature = "unstable-traits", feature = "nightly"))]
mod eha {
2022-08-31 22:07:03 +02:00
use super::*;
2023-07-04 19:53:06 +02:00
impl<'d, T: Instance> embedded_hal_async::spi::SpiBus<u8> for Spi<'d, T, Async> {
2022-11-21 23:31:31 +01:00
async fn flush(&mut self) -> Result<(), Self::Error> {
Ok(())
2022-08-30 01:18:28 +02:00
}
2022-11-21 23:31:31 +01:00
async fn write(&mut self, words: &[u8]) -> Result<(), Self::Error> {
self.write(words).await
2022-08-30 01:18:28 +02:00
}
2022-11-21 23:31:31 +01:00
async fn read(&mut self, words: &mut [u8]) -> Result<(), Self::Error> {
self.read(words).await
2022-08-30 01:18:28 +02:00
}
2023-07-04 19:53:06 +02:00
async fn transfer(&mut self, read: &mut [u8], write: &[u8]) -> Result<(), Self::Error> {
2022-11-21 23:31:31 +01:00
self.transfer(read, write).await
2022-08-31 22:03:34 +02:00
}
2022-08-30 01:18:28 +02:00
2023-07-04 19:53:06 +02:00
async fn transfer_in_place(&mut self, words: &mut [u8]) -> Result<(), Self::Error> {
2022-11-21 23:31:31 +01:00
self.transfer_in_place(words).await
2022-08-30 01:18:28 +02:00
}
}
}
2022-08-29 00:30:50 +02:00
impl<'d, T: Instance, M: Mode> SetConfig for Spi<'d, T, M> {
2022-07-09 00:32:55 +02:00
type Config = Config;
fn set_config(&mut self, config: &Self::Config) {
let p = self.inner.regs();
let (presc, postdiv) = calc_prescs(config.frequency);
2023-06-16 01:32:18 +02:00
p.cpsr().write(|w| w.set_cpsdvsr(presc));
p.cr0().write(|w| {
w.set_dss(0b0111); // 8bit
w.set_spo(config.polarity == Polarity::IdleHigh);
w.set_sph(config.phase == Phase::CaptureOnSecondTransition);
w.set_scr(postdiv);
});
2022-07-09 00:32:55 +02:00
}
}