2021-05-17 19:56:13 +02:00
|
|
|
#![macro_use]
|
|
|
|
|
|
|
|
pub use embedded_hal::spi::{Mode, Phase, Polarity, MODE_0, MODE_1, MODE_2, MODE_3};
|
2021-07-21 20:09:24 +02:00
|
|
|
use futures::future::join3;
|
2021-07-20 21:20:16 +02:00
|
|
|
|
2021-12-07 05:45:40 +01:00
|
|
|
use super::*;
|
2021-05-17 19:56:13 +02:00
|
|
|
|
2021-07-20 19:38:44 +02:00
|
|
|
impl<'d, T: Instance, Tx, Rx> Spi<'d, T, Tx, Rx> {
|
2021-12-07 05:06:58 +01:00
|
|
|
pub(super) async fn write_dma_u8(&mut self, write: &[u8]) -> Result<(), Error>
|
2021-07-20 21:20:16 +02:00
|
|
|
where
|
|
|
|
Tx: TxDmaChannel<T>,
|
|
|
|
{
|
2021-12-06 21:24:02 +01:00
|
|
|
self.set_word_size(WordSize::EightBit);
|
2021-07-21 20:09:24 +02:00
|
|
|
unsafe {
|
|
|
|
T::regs().cr1().modify(|w| {
|
|
|
|
w.set_spe(false);
|
|
|
|
});
|
2021-12-07 09:40:45 +01:00
|
|
|
|
|
|
|
// Flush the read buffer to avoid errornous data from being read
|
|
|
|
while T::regs().sr().read().rxp() {
|
|
|
|
let _ = T::regs().rxdr().read();
|
|
|
|
}
|
2021-07-21 20:09:24 +02:00
|
|
|
}
|
|
|
|
|
2021-07-20 21:20:16 +02:00
|
|
|
let request = self.txdma.request();
|
2021-12-06 23:33:06 +01:00
|
|
|
let dst = T::regs().tx_ptr();
|
2021-07-20 21:20:16 +02:00
|
|
|
let f = self.txdma.write(request, write, dst);
|
2021-07-21 20:09:24 +02:00
|
|
|
|
2021-07-20 21:20:16 +02:00
|
|
|
unsafe {
|
|
|
|
T::regs().cfg1().modify(|reg| {
|
|
|
|
reg.set_txdmaen(true);
|
|
|
|
});
|
2021-07-21 20:09:24 +02:00
|
|
|
T::regs().cr1().modify(|w| {
|
|
|
|
w.set_spe(true);
|
|
|
|
});
|
|
|
|
T::regs().cr1().modify(|w| {
|
|
|
|
w.set_cstart(true);
|
|
|
|
});
|
2021-07-20 21:20:16 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
f.await;
|
2021-07-21 20:09:24 +02:00
|
|
|
unsafe {
|
|
|
|
T::regs().cfg1().modify(|reg| {
|
|
|
|
reg.set_txdmaen(false);
|
|
|
|
});
|
|
|
|
T::regs().cr1().modify(|w| {
|
|
|
|
w.set_spe(false);
|
|
|
|
});
|
|
|
|
}
|
|
|
|
|
2021-07-20 21:20:16 +02:00
|
|
|
Ok(())
|
2021-07-20 19:38:44 +02:00
|
|
|
}
|
|
|
|
|
2021-12-07 05:06:58 +01:00
|
|
|
pub(super) async fn read_dma_u8(&mut self, read: &mut [u8]) -> Result<(), Error>
|
2021-07-20 21:20:16 +02:00
|
|
|
where
|
|
|
|
Tx: TxDmaChannel<T>,
|
|
|
|
Rx: RxDmaChannel<T>,
|
|
|
|
{
|
2021-12-06 21:24:02 +01:00
|
|
|
self.set_word_size(WordSize::EightBit);
|
2021-07-21 20:09:24 +02:00
|
|
|
unsafe {
|
|
|
|
T::regs().cr1().modify(|w| {
|
|
|
|
w.set_spe(false);
|
|
|
|
});
|
|
|
|
T::regs().cfg1().modify(|reg| {
|
|
|
|
reg.set_rxdmaen(true);
|
|
|
|
});
|
|
|
|
}
|
|
|
|
|
2021-07-21 16:42:22 +02:00
|
|
|
let clock_byte_count = read.len();
|
|
|
|
|
|
|
|
let rx_request = self.rxdma.request();
|
2021-12-06 23:33:06 +01:00
|
|
|
let rx_src = T::regs().rx_ptr();
|
2021-07-21 16:42:22 +02:00
|
|
|
let rx_f = self.rxdma.read(rx_request, rx_src, read);
|
|
|
|
|
|
|
|
let tx_request = self.txdma.request();
|
2021-12-06 23:33:06 +01:00
|
|
|
let tx_dst = T::regs().tx_ptr();
|
2021-07-21 16:42:22 +02:00
|
|
|
let clock_byte = 0x00;
|
|
|
|
let tx_f = self
|
|
|
|
.txdma
|
|
|
|
.write_x(tx_request, &clock_byte, clock_byte_count, tx_dst);
|
|
|
|
|
|
|
|
unsafe {
|
|
|
|
T::regs().cfg1().modify(|reg| {
|
|
|
|
reg.set_txdmaen(true);
|
2021-07-21 20:09:24 +02:00
|
|
|
});
|
|
|
|
T::regs().cr1().modify(|w| {
|
|
|
|
w.set_spe(true);
|
|
|
|
});
|
|
|
|
T::regs().cr1().modify(|w| {
|
|
|
|
w.set_cstart(true);
|
2021-07-21 16:42:22 +02:00
|
|
|
});
|
|
|
|
}
|
|
|
|
|
2021-07-21 20:09:24 +02:00
|
|
|
join3(tx_f, rx_f, Self::wait_for_idle()).await;
|
|
|
|
unsafe {
|
|
|
|
T::regs().cfg1().modify(|reg| {
|
|
|
|
reg.set_rxdmaen(false);
|
|
|
|
reg.set_txdmaen(false);
|
|
|
|
});
|
|
|
|
T::regs().cr1().modify(|w| {
|
|
|
|
w.set_spe(false);
|
|
|
|
});
|
|
|
|
}
|
2021-07-21 16:42:22 +02:00
|
|
|
Ok(())
|
2021-07-20 19:38:44 +02:00
|
|
|
}
|
|
|
|
|
2021-12-07 05:45:40 +01:00
|
|
|
pub(super) async fn read_write_dma_u8(
|
|
|
|
&mut self,
|
|
|
|
read: &mut [u8],
|
|
|
|
write: &[u8],
|
|
|
|
) -> Result<(), Error>
|
2021-07-20 21:20:16 +02:00
|
|
|
where
|
|
|
|
Tx: TxDmaChannel<T>,
|
|
|
|
Rx: RxDmaChannel<T>,
|
|
|
|
{
|
2021-07-22 15:28:42 +02:00
|
|
|
assert!(read.len() >= write.len());
|
|
|
|
|
2021-12-06 21:24:02 +01:00
|
|
|
self.set_word_size(WordSize::EightBit);
|
2021-07-21 20:09:24 +02:00
|
|
|
unsafe {
|
|
|
|
T::regs().cr1().modify(|w| {
|
|
|
|
w.set_spe(false);
|
|
|
|
});
|
|
|
|
T::regs().cfg1().modify(|reg| {
|
|
|
|
reg.set_rxdmaen(true);
|
|
|
|
});
|
2021-12-02 11:38:43 +01:00
|
|
|
|
|
|
|
// Flush the read buffer to avoid errornous data from being read
|
|
|
|
while T::regs().sr().read().rxp() {
|
|
|
|
let _ = T::regs().rxdr().read();
|
|
|
|
}
|
2021-07-21 20:09:24 +02:00
|
|
|
}
|
2021-07-20 21:33:42 +02:00
|
|
|
|
2021-07-20 21:20:16 +02:00
|
|
|
let rx_request = self.rxdma.request();
|
2021-12-06 23:33:06 +01:00
|
|
|
let rx_src = T::regs().rx_ptr();
|
2021-07-21 20:09:24 +02:00
|
|
|
let rx_f = self
|
|
|
|
.rxdma
|
|
|
|
.read(rx_request, rx_src, &mut read[0..write.len()]);
|
2021-07-20 21:20:16 +02:00
|
|
|
|
|
|
|
let tx_request = self.txdma.request();
|
2021-12-06 23:33:06 +01:00
|
|
|
let tx_dst = T::regs().tx_ptr();
|
2021-07-21 16:42:22 +02:00
|
|
|
let tx_f = self.txdma.write(tx_request, write, tx_dst);
|
2021-07-20 21:20:16 +02:00
|
|
|
|
|
|
|
unsafe {
|
|
|
|
T::regs().cfg1().modify(|reg| {
|
|
|
|
reg.set_txdmaen(true);
|
2021-07-21 20:09:24 +02:00
|
|
|
});
|
|
|
|
T::regs().cr1().modify(|w| {
|
|
|
|
w.set_spe(true);
|
|
|
|
});
|
|
|
|
T::regs().cr1().modify(|w| {
|
|
|
|
w.set_cstart(true);
|
2021-07-20 21:20:16 +02:00
|
|
|
});
|
|
|
|
}
|
|
|
|
|
2021-07-21 20:09:24 +02:00
|
|
|
join3(tx_f, rx_f, Self::wait_for_idle()).await;
|
|
|
|
unsafe {
|
|
|
|
T::regs().cfg1().modify(|reg| {
|
|
|
|
reg.set_rxdmaen(false);
|
|
|
|
reg.set_txdmaen(false);
|
|
|
|
});
|
|
|
|
T::regs().cr1().modify(|w| {
|
|
|
|
w.set_spe(false);
|
|
|
|
});
|
|
|
|
}
|
2021-07-20 21:20:16 +02:00
|
|
|
Ok(())
|
2021-07-20 19:38:44 +02:00
|
|
|
}
|
2021-07-21 20:09:24 +02:00
|
|
|
|
|
|
|
async fn wait_for_idle() {
|
|
|
|
unsafe {
|
|
|
|
while !T::regs().sr().read().txc() {
|
|
|
|
// spin
|
|
|
|
}
|
|
|
|
while T::regs().sr().read().rxplvl().0 > 0 {
|
|
|
|
// spin
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2021-05-17 19:56:13 +02:00
|
|
|
}
|