2020-09-22 18:03:43 +02:00
|
|
|
#![no_std]
|
|
|
|
#![feature(generic_associated_types)]
|
|
|
|
#![feature(asm)]
|
2021-03-17 02:48:16 +01:00
|
|
|
#![feature(min_type_alias_impl_trait)]
|
|
|
|
#![feature(impl_trait_in_bindings)]
|
2020-09-22 18:03:43 +02:00
|
|
|
#![feature(type_alias_impl_trait)]
|
2021-02-26 01:06:58 +01:00
|
|
|
#![allow(incomplete_features)]
|
2020-09-22 18:03:43 +02:00
|
|
|
|
|
|
|
#[cfg(not(any(
|
2020-09-24 19:56:47 +02:00
|
|
|
feature = "52810",
|
|
|
|
feature = "52811",
|
|
|
|
feature = "52832",
|
|
|
|
feature = "52833",
|
|
|
|
feature = "52840",
|
2020-09-22 18:03:43 +02:00
|
|
|
)))]
|
2020-09-24 19:56:47 +02:00
|
|
|
compile_error!("No chip feature activated. You must activate exactly one of the following features: 52810, 52811, 52832, 52833, 52840");
|
2020-09-22 18:03:43 +02:00
|
|
|
|
|
|
|
#[cfg(any(
|
2020-09-24 19:56:47 +02:00
|
|
|
all(feature = "52810", feature = "52811"),
|
|
|
|
all(feature = "52810", feature = "52832"),
|
|
|
|
all(feature = "52810", feature = "52833"),
|
|
|
|
all(feature = "52810", feature = "52840"),
|
|
|
|
all(feature = "52811", feature = "52832"),
|
|
|
|
all(feature = "52811", feature = "52833"),
|
|
|
|
all(feature = "52811", feature = "52840"),
|
|
|
|
all(feature = "52832", feature = "52833"),
|
|
|
|
all(feature = "52832", feature = "52840"),
|
|
|
|
all(feature = "52833", feature = "52840"),
|
2020-09-22 18:03:43 +02:00
|
|
|
))]
|
2020-09-24 19:56:47 +02:00
|
|
|
compile_error!("Multile chip features activated. You must activate exactly one of the following features: 52810, 52811, 52832, 52833, 52840");
|
2020-09-22 18:03:43 +02:00
|
|
|
|
2020-09-24 19:56:47 +02:00
|
|
|
#[cfg(feature = "52810")]
|
2020-09-22 18:03:43 +02:00
|
|
|
pub use nrf52810_pac as pac;
|
2020-09-24 19:56:47 +02:00
|
|
|
#[cfg(feature = "52811")]
|
2020-09-22 18:03:43 +02:00
|
|
|
pub use nrf52811_pac as pac;
|
2020-09-24 19:56:47 +02:00
|
|
|
#[cfg(feature = "52832")]
|
2020-09-22 18:03:43 +02:00
|
|
|
pub use nrf52832_pac as pac;
|
2020-09-24 19:56:47 +02:00
|
|
|
#[cfg(feature = "52833")]
|
2020-09-22 18:03:43 +02:00
|
|
|
pub use nrf52833_pac as pac;
|
2020-09-24 19:56:47 +02:00
|
|
|
#[cfg(feature = "52840")]
|
2020-09-22 18:03:43 +02:00
|
|
|
pub use nrf52840_pac as pac;
|
|
|
|
|
2020-10-31 23:03:09 +01:00
|
|
|
#[cfg(feature = "52810")]
|
|
|
|
pub use nrf52810_hal as hal;
|
|
|
|
#[cfg(feature = "52811")]
|
|
|
|
pub use nrf52811_hal as hal;
|
|
|
|
#[cfg(feature = "52832")]
|
|
|
|
pub use nrf52832_hal as hal;
|
|
|
|
#[cfg(feature = "52833")]
|
|
|
|
pub use nrf52833_hal as hal;
|
|
|
|
#[cfg(feature = "52840")]
|
|
|
|
pub use nrf52840_hal as hal;
|
|
|
|
|
2021-01-18 14:22:55 +01:00
|
|
|
/// Length of Nordic EasyDMA differs for MCUs
|
|
|
|
#[cfg(any(
|
|
|
|
feature = "52810",
|
|
|
|
feature = "52811",
|
|
|
|
feature = "52832",
|
|
|
|
feature = "51"
|
|
|
|
))]
|
|
|
|
pub mod target_constants {
|
|
|
|
// NRF52832 8 bits1..0xFF
|
|
|
|
pub const EASY_DMA_SIZE: usize = 255;
|
|
|
|
// Easy DMA can only read from data ram
|
|
|
|
pub const SRAM_LOWER: usize = 0x2000_0000;
|
|
|
|
pub const SRAM_UPPER: usize = 0x3000_0000;
|
|
|
|
}
|
|
|
|
#[cfg(any(feature = "52840", feature = "52833", feature = "9160"))]
|
|
|
|
pub mod target_constants {
|
|
|
|
// NRF52840 and NRF9160 16 bits 1..0xFFFF
|
|
|
|
pub const EASY_DMA_SIZE: usize = 65535;
|
|
|
|
// Limits for Easy DMA - it can only read from data ram
|
|
|
|
pub const SRAM_LOWER: usize = 0x2000_0000;
|
|
|
|
pub const SRAM_UPPER: usize = 0x3000_0000;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// Does this slice reside entirely within RAM?
|
|
|
|
pub(crate) fn slice_in_ram(slice: &[u8]) -> bool {
|
|
|
|
let ptr = slice.as_ptr() as usize;
|
|
|
|
ptr >= target_constants::SRAM_LOWER && (ptr + slice.len()) < target_constants::SRAM_UPPER
|
|
|
|
}
|
|
|
|
|
|
|
|
/// Return an error if slice is not in RAM.
|
|
|
|
#[cfg(not(feature = "51"))]
|
|
|
|
pub(crate) fn slice_in_ram_or<T>(slice: &[u8], err: T) -> Result<(), T> {
|
|
|
|
if slice.len() == 0 || slice_in_ram(slice) {
|
|
|
|
Ok(())
|
|
|
|
} else {
|
|
|
|
Err(err)
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-12-01 17:46:56 +01:00
|
|
|
// This mod MUST go first, so that the others see its macros.
|
|
|
|
pub(crate) mod fmt;
|
|
|
|
|
2020-12-28 23:57:50 +01:00
|
|
|
pub mod buffered_uarte;
|
2021-03-19 04:08:44 +01:00
|
|
|
pub mod gpio;
|
2020-09-23 00:32:49 +02:00
|
|
|
pub mod gpiote;
|
2020-09-22 18:03:43 +02:00
|
|
|
pub mod interrupt;
|
2020-10-31 23:03:09 +01:00
|
|
|
#[cfg(feature = "52840")]
|
2020-09-22 18:03:43 +02:00
|
|
|
pub mod qspi;
|
2020-09-24 19:59:20 +02:00
|
|
|
pub mod rtc;
|
2021-03-24 18:33:17 +01:00
|
|
|
pub mod saadc;
|
2021-01-18 14:22:55 +01:00
|
|
|
pub mod spim;
|
2020-12-23 16:18:29 +01:00
|
|
|
pub mod uarte;
|
2021-03-21 21:58:59 +01:00
|
|
|
|
|
|
|
embassy_extras::peripherals! {
|
|
|
|
// RTC
|
|
|
|
rtc0: RTC0,
|
|
|
|
rtc1: RTC1,
|
|
|
|
#[cfg(any(feature = "52832", feature = "52833", feature = "52840"))]
|
|
|
|
rtc2: RTC2,
|
|
|
|
|
|
|
|
// QSPI
|
|
|
|
#[cfg(feature = "52840")]
|
|
|
|
qspi: QSPI,
|
|
|
|
|
|
|
|
// UARTE
|
|
|
|
uarte0: UARTE0,
|
|
|
|
#[cfg(any(feature = "52833", feature = "52840", feature = "9160"))]
|
|
|
|
uarte1: UARTE1,
|
|
|
|
|
|
|
|
// SPIM
|
|
|
|
// TODO this is actually shared with SPI, SPIM, SPIS, TWI, TWIS, TWIS.
|
|
|
|
// When they're all implemented, they should be only one peripheral here.
|
|
|
|
spim0: SPIM0,
|
|
|
|
#[cfg(any(feature = "52832", feature = "52833", feature = "52840"))]
|
|
|
|
spim1: SPIM1,
|
|
|
|
#[cfg(any(feature = "52832", feature = "52833", feature = "52840"))]
|
|
|
|
spim2: SPIM2,
|
|
|
|
#[cfg(any(feature = "52833", feature = "52840"))]
|
|
|
|
spim3: SPIM3,
|
|
|
|
|
2021-03-24 18:33:17 +01:00
|
|
|
// SAADC
|
|
|
|
saadc: SAADC,
|
|
|
|
|
2021-03-21 21:58:59 +01:00
|
|
|
// GPIOTE
|
|
|
|
gpiote: GPIOTE,
|
|
|
|
gpiote_ch_0: GPIOTE_CH0,
|
|
|
|
gpiote_ch_1: GPIOTE_CH1,
|
|
|
|
gpiote_ch_2: GPIOTE_CH2,
|
|
|
|
gpiote_ch_3: GPIOTE_CH3,
|
|
|
|
gpiote_ch_4: GPIOTE_CH4,
|
|
|
|
gpiote_ch_5: GPIOTE_CH5,
|
|
|
|
gpiote_ch_6: GPIOTE_CH6,
|
|
|
|
gpiote_ch_7: GPIOTE_CH7,
|
|
|
|
|
|
|
|
// GPIO port 0
|
|
|
|
p0_00: P0_00,
|
|
|
|
p0_01: P0_01,
|
|
|
|
p0_02: P0_02,
|
|
|
|
p0_03: P0_03,
|
|
|
|
p0_04: P0_04,
|
|
|
|
p0_05: P0_05,
|
|
|
|
p0_06: P0_06,
|
|
|
|
p0_07: P0_07,
|
|
|
|
p0_08: P0_08,
|
|
|
|
p0_09: P0_09,
|
|
|
|
p0_10: P0_10,
|
|
|
|
p0_11: P0_11,
|
|
|
|
p0_12: P0_12,
|
|
|
|
p0_13: P0_13,
|
|
|
|
p0_14: P0_14,
|
|
|
|
p0_15: P0_15,
|
|
|
|
p0_16: P0_16,
|
|
|
|
p0_17: P0_17,
|
|
|
|
p0_18: P0_18,
|
|
|
|
p0_19: P0_19,
|
|
|
|
p0_20: P0_20,
|
|
|
|
p0_21: P0_21,
|
|
|
|
p0_22: P0_22,
|
|
|
|
p0_23: P0_23,
|
|
|
|
p0_24: P0_24,
|
|
|
|
p0_25: P0_25,
|
|
|
|
p0_26: P0_26,
|
|
|
|
p0_27: P0_27,
|
|
|
|
p0_28: P0_28,
|
|
|
|
p0_29: P0_29,
|
|
|
|
p0_30: P0_30,
|
|
|
|
p0_31: P0_31,
|
|
|
|
|
|
|
|
// GPIO port 1
|
|
|
|
#[cfg(any(feature = "52833", feature = "52840"))]
|
|
|
|
p1_00: P1_00,
|
|
|
|
#[cfg(any(feature = "52833", feature = "52840"))]
|
|
|
|
p1_01: P1_01,
|
|
|
|
#[cfg(any(feature = "52833", feature = "52840"))]
|
|
|
|
p1_02: P1_02,
|
|
|
|
#[cfg(any(feature = "52833", feature = "52840"))]
|
|
|
|
p1_03: P1_03,
|
|
|
|
#[cfg(any(feature = "52833", feature = "52840"))]
|
|
|
|
p1_04: P1_04,
|
|
|
|
#[cfg(any(feature = "52833", feature = "52840"))]
|
|
|
|
p1_05: P1_05,
|
|
|
|
#[cfg(any(feature = "52833", feature = "52840"))]
|
|
|
|
p1_06: P1_06,
|
|
|
|
#[cfg(any(feature = "52833", feature = "52840"))]
|
|
|
|
p1_07: P1_07,
|
|
|
|
#[cfg(any(feature = "52833", feature = "52840"))]
|
|
|
|
p1_08: P1_08,
|
|
|
|
#[cfg(any(feature = "52833", feature = "52840"))]
|
|
|
|
p1_09: P1_09,
|
|
|
|
#[cfg(any(feature = "52833", feature = "52840"))]
|
|
|
|
p1_10: P1_10,
|
|
|
|
#[cfg(any(feature = "52833", feature = "52840"))]
|
|
|
|
p1_11: P1_11,
|
|
|
|
#[cfg(any(feature = "52833", feature = "52840"))]
|
|
|
|
p1_12: P1_12,
|
|
|
|
#[cfg(any(feature = "52833", feature = "52840"))]
|
|
|
|
p1_13: P1_13,
|
|
|
|
#[cfg(any(feature = "52833", feature = "52840"))]
|
|
|
|
p1_14: P1_14,
|
|
|
|
#[cfg(any(feature = "52833", feature = "52840"))]
|
|
|
|
p1_15: P1_15,
|
|
|
|
}
|